![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 372](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794372.webp)
GD32E23x User Manual
372
31:11
Reserved
Must be kept at reset value
10
CH1OF
Channel 1 over capture flag
Refer to CH0OF description
9
CH0OF
Channel 0 over capture flag
When channel 0 is configured in input mode, this flag is set by hardware when a
capture event occurs while CH0IF flag has already been set. This flag is cleared by
software.
0: No over capture interrupt occurred
1: Over capture interrupt occurred
8
Reserved
Must be kept at reset value.
7
BRKIF
Break interrupt flag
When the break input is inactive, the bit is set by hardware.
When the break input is inactive, the bit can be cleared by software.
0: No active level break has been detected.
1: An active level has been detected.
6
TRGIF
Trigger interrupt flag
This flag is set on trigger event and cleared by software. When in pause mode, both
edges on trigger input generates a trigger event, otherwise, only an active edge on
trigger input can generates a trigger event.
0: No trigger event occurred.
1: Trigger interrupt occurred.
5
CMTIF
Channel commutation interrupt flag
This fl
ag is set by hardware when channel’s commutation event occurs, and
cleared by software
0: No channel commutation interrupt occurred
1: Channel commutation interrupt occurred
4:3
Reserved
Must be kept at reset value
2
CH1IF
Channel 1 ‘s capture/compare interrupt flag
Refer to CH0IF description
1
CH0IF
Channel 0 ‘s capture/compare interrupt flag
This flag is set by hardware and cleared by software. When channel 0 is in input
mode, this flag is set when a capture event occurs. When channel 0 is in output
mode, this flag is set when a compare event occurs.
0: No Channel 0 interrupt occurred
1: Channel 0 interrupt occurred
0
UPIF
Update interrupt flag
This bit is set by hardware on an update event and cleared by software.
0: No update interrupt occurred