GD32E23x User Manual
97
Set by hardware when a power reset generated.
Reset by writing 1 to the RSTFC bit.
0: No power reset generated
1: Power reset generated
26
EPRSTF
External pin reset flag
Set by hardware when an external pin generated.
Reset by writing 1 to the RSTFC bit.
0: No external pin reset generated
1: External pin reset generated
25
OBLRSTF
Option byte loader reset flag
Set by hardware when an option byte loader generated.
Reset by writing 1 to the RSTFC bit.
0: No option byte loader reset generated
1: Option byte loader reset generated
24
RSTFC
Reset flag clear
This bit is set by software to clear all reset flags.
0: Not clear reset flags
1: Clear reset flags
23
V12RSTF
V12 domain Power reset flag
Set by hardware when a V12 domain power reset generated.
Reset by writing 1 to the RSTFC bit.
0: No V12 domain power reset generated
1: V12 domain power reset generated
22:2
Reserved
Must be kept at reset value
1
IRC40KSTB
IRC40K stabilization
Set by hardware to indicate if the IRC40K output clock is stable and ready for use.
0: IRC40K is not stable
1: IRC40K is stable
0
IRC40KEN
IRC40K enable
Set and reset by software.
0: Disable IRC40K
1: Enable IRC40K
4.3.11.
AHB reset register (RCU_AHBRST)
Address offset: 0x28
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16