![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 57](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794057.webp)
GD32E23x User Manual
57
This bit is set or cleared by software.
0: No interrupt generated by hardware
1: End of operation interrupt enable
11
Reserved
Must be kept at reset value
10
ERRIE
Error interrupt enable bit
This bit is set or cleared by software.
0: No interrupt generated by hardware
1: Error interrupt enable
9
OBWEN
Option byte erase/program enable bit
This bit is set by hardware when right sequence written to FMC_OBKEY register.
This bit can be cleared by software.
8
Reserved
Must be kept at reset value
7
LK
FMC_CTL lock bit
This bit is cleared by hardware when right sequent written to FMC_KEY register.
This bit can be set by software.
6
START
Send erase command to FMC bit
This bit is set by software to send erase command to FMC. This bit is cleared by
hardware when the BUSY bit is cleared.
5
OBER
Option byte erase command bit
This bit is set or cleared by software.
0: No effect
1: Option byte erase command
4
OBPG
Option byte program command bit
This bit is set or cleared by software.
0: No effect
1: Option byte program command
3
Reserved
Must be kept at reset value
2
MER
Main flash mass erase command bit
This bit is set or cleared by software.
0: No effect
1: Main flash mass erase command
1
PER
Main flash page erase command bit
This bit is set or cleared by software.
0: No effect
1: Main flash page erase command
0
PG
Main flash page program command bit
This bit is set or cleared by software.
0: No effect