![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 286](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794286.webp)
GD32E23x User Manual
286
Note:
This bit is only valid when CHxMS=
2’b00.
14
OAEN
Output automatic enable
0: The POEN bit can only be set by software.
1: POEN can be set at the next update event, if the break input is not active.
This bit can be modified only when PROT [1:0] bit-filed in TIMERx_CCHP register
is 00.
13
BRKP
Break polarity
This bit specifies the polarity of the BRKIN input signal.
0: BRKIN input active low
1: BRKIN input active high
12
BRKEN
Break enable
This bit can be set to enable the BRKIN and CKM clock failure event inputs.
0: Break inputs disabled
1: Break inputs enabled
This bit can be modified only when PROT [1:0] bit-filed in TIMERx_CCHP register
is 00.
11
ROS
Run mode off-state configure
When POEN bit is set, this bit specifies the output state for the channels which has
a complementary output and has been configured in output mode.
0: When POEN bit is set, the channel output signals (CHx_O/CHx_ON) are
disabled.
1: When POEN bit is set, the channel output signals (CHx_O/CHx_ON) are
enabled, with relationship to CHxEN/CHxNEN bits in TIMERx_CHCTL2 register.
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
10 or 11.
10
IOS
Idle mode off-state configure
When POEN bit is reset, this bit specifies the output state for the channels which
has been configured in output mode.
0: When POEN bit is reset, the channel output signals (CHx_O/CHx_ON) are
disabled.
1: When POEN bit is reset, he channel output signals (CHx_O/CHx_ON) are
enabled, with relationship to CHxEN/CHxNEN bits in TIMERx_CHCTL2 register.
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
10 or 11.
9:8
PROT[1:0]
Complementary register protect control
This bit-filed specifies the write protection property of registers.
00: protect disable. No write protection.
01: PROT mode 0.The ISOx/ISOxN bits in TIMERx_CTL1 register and the
BRKEN/BRKP/OAEN/DTCFG bits in TIMERx_CCHP register are writing protected.
10: PROT mode 1. In addition of the registers in PROT mode 0, the CHxP/CHxNP
bits in TIMERx_CHCTL2 register (if related channel is configured in output mode)