![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 94](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794094.webp)
GD32E23x User Manual
94
This bit is set and reset by software.
0: Disabled SPI1 clock
1: Enabled SPI1 clock
13:12
Reserved
Must be kept at reset value
11
WWDGTEN
Window watchdog timer clock enable
This bit is set and reset by software.
0: Disabled Window watchdog timer clock
1: Enabled Window watchdog timer clock
10:9
Reserved
Must be kept at reset value
8
TIMER13EN
TIMER13 timer clock enable
This bit is set and reset by software.
0: Disabled TIMER13 timer clock
1: Enabled TIMER13 timer clock
7:5
Reserved
Must be kept at reset value
4
TIMER5EN
TIMER5 timer clock enable
This bit is set and reset by software.
0: Disabled TIMER5 timer clock
1: Enabled TIMER5 timer clock
3:2
Reserved
Must be kept at reset value
1
TIMER2EN
TIMER2 timer clock enable
This bit is set and reset by software.
0: Disabled TIMER2 timer clock
1: Enabled TIMER2 timer clock
0
Reserved
Must be kept at reset value
4.3.9.
Backup domain control register (RCU_BDCTL)
Address offset: 0x20
Reset value: 0x0000 0018, reset by backup domain reset.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
Note:
The LXTALEN, LXTALBPS, RTCSRC and RTCEN bits of the backup domain control
register (BDCTL) are only reset after a backup domain reset. These bits can be modified
only when the BKPWEN bit in the power control register (PMU_CTL) has to be set.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
BKPRST
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0