![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 59](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794059.webp)
GD32E23x User Manual
59
0
OBERR
Option byte read error bit.
This bit is set by hardware when the option byte and its complement byte do not
match, and the option byte set 0xFF.
2.4.8.
Write protection register (FMC_WP)
Address offset: 0x20
Reset value: 0x0000 XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OB_WP[15:0]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:0
OB_WP[15:0]
Store OB_WP[15:0] of option byte block after system reset
0: Protection active
1: Unprotected
2.4.9.
Product ID register (FMC_PID)
Address offset: 0x100
Reset value: 0xXXXX XXXX
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PID[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PID[15:0]
r
Bits
Fields
Descriptions
31:0
PID[31:0]
Product reserved ID code register
These bits are read only by software.
These bits are unchanged constantly after power on. These bits are one time
programmed when the chip product.