![GigaDevice Semiconductor GD32E23 Series User Manual Download Page 383](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794383.webp)
GD32E23x User Manual
383
00.
11
ROS
Run mode off-state configure
When POEN bit is set, this bit specifies the output state for the channels which has
a complementary output and has been configured in output mode.
0: When POEN bit is set, the channel output signals (CHx_O/CHx_ON) are
disabled.
1: When POEN bit is set, the channel output signals (CHx_O/CHx_ON) are
enabled, with relationship to CHxEN/CHxNEN bits in TIMERx_CHCTL2 register.
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
10 or 11.
10
IOS
Idle mode off-state configure
When POEN bit is reset, this bit specifies the output state for the channels which
has been configured in output mode.
0: When POEN bit is reset, the channel output signals (CHx_O/CHx_ON) are
disabled.
1: When POEN bit is reset, he channel output signals (CHx_O/CHx_ON) are
enabled, with relationship to CHxEN/CHxNEN bits in TIMERx_CHCTL2 register.
This bit cannot be modified when PROT [1:0] bit-filed in TIMERx_CCHP register is
10 or 11.
9:8
PROT[1:0]
Complementary register protect control
This bit-filed specifies the write protection property of registers.
00: protect disable. No write protection.
01: PROT mode 0.The ISOx/ISOxN bits in TIMERx_CTL1 register and the
BRKEN/BRKP/OAEN/DTCFG bits in TIMERx_CCHP register are writing protected.
10: PROT mode 1. In addition of the registers in PROT mode 0, the CHxP/CHxNP
bits in TIMERx_CHCTL2 register (if related channel is configured in output mode)
and the ROS/IOS bits in TIMERx_CCHP register are writing protected.
11: PROT mode 2. In addition of the registers in PROT mode 1, the CHxCOMCTL/
CHxCOMSEN bits in TIMERx_CHCTL0 registers (if the related channel is
configured in output) are writing protected.
This bit-field can be written only once after the reset. Once the TIMERx_CCHP
register has been written, this bit-field will be writing protected.
7:0
DTCFG[7:0]
Dead time configure
The relationship between DTVAL value and the duration of dead-time is as follow:
DTCFG[7:5]
The duration of dead-time
3’b0xx
DTCFG[7:0] * t
DTS_CK
3’b10x
(64+ DTCFG[5:0]) * t
DTS_CK
*2
3’b110
(32+ DTCFG[4:0]) * t
DTS_CK
*8
3’b111
(32+ DTCFG[4:0]) * t
DTS_CK
*16
Note:
1. t
DTS_CK
is the period of DTS_CK which is configured by CKDIV[1:0] in