229
CHAPTER 15 WILD REGISTER
15.4
Operating Description of Wild Register
This section describes the setup procedure for the wild register.
■
Setup Procedure for Wild Register
Prepare a special program that can read the value to be set in the wild register from external memory (e.g.
E
2
PROM or FRAM) in the user program before executing the program. The setup method for the wild
register is shown below. It should be noted that this section does not explain how to communicate between
the external memory and the device.
•
Write the address of the built-in ROM code that will be modified to the wild register address setup
register (WRAR0 to WRAR2).
•
Write a new code into the corresponding wild register data setup register (WRDR0 to WRDR2).
•
Write to the corresponding bits in the wild register address compare enable register (WREN) to enable
the wild register function.
Table 15.4-1 shows the register setup procedure for the wild register.
■
Wild Register Applicable Addresses
The wild register is applicable to all addresses in the address space except "0078
H
".
As address "0078
H
" is used as a mirror address for the register bank pointer and direct bank pointer, this
address cannot be patched.
Table 15.4-1 Register Setup Procedure for Wild Register
Operating step
Operation
Example operation
1
Read replacement data from outside through its
specific communication method.
Set the built-in ROM code to be modified is in the address
F011
H
and the data to be modified to B5
H
. Three built-in ROM
codes can be modified.
2
Write the replacement address into the wild register
address setup register (WRAR0 to WRAR2).
Set wild register address setup registers (WRAR0 = F011
H
,
WRAR1 = ..., WRAR2 = ...).
3
Write a new ROM code (replacement for the built-in
ROM code) to the wild register data setup register
(WRDR0 to WRDR2).
Set the wild register data setup registers (WRDR0 = B5
H
,
WRDR1 =..., WRDR2 =...).
4
When substituting more than one internal ROM
code, repeat this for wild registers 1 to 3. Data can
be modified for a maximum of three addresses
Repeat steps 1 to 3
5
Enable the corresponding bits in the wild register
address compare enable register (WREN).
Setting bit 0 of the address compare enable register (WREN) to
"1" enables the wild register function for the wild register
number 1. If the address matches the value set in the address
setup register (WRAR), the value of the data setup register
(WRDR) will replace the built-in ROM code. When replacing
more than one built-in ROM code, enable the corresponding
bits of the address compare enable register (WREN).
Summary of Contents for F2 MC-8FX Family
Page 2: ......
Page 4: ......
Page 34: ...20 CHAPTER 1 DESCRIPTION ...
Page 38: ...24 CHAPTER 2 HANDLING DEVICES ...
Page 39: ...25 CHAPTER 3 MEMORY SPACE This chapter describes memory space 3 1 Memory Space 3 2 Memory Map ...
Page 56: ...42 CHAPTER 5 CPU ...
Page 73: ...59 CHAPTER 6 CLOCK CONTROLLER ...
Page 96: ...82 CHAPTER 6 CLOCK CONTROLLER ...
Page 104: ...90 CHAPTER 7 RESET ...
Page 105: ...91 CHAPTER 8 INTERRUPTS This chapter explains the interrupts 8 1 Interrupts ...
Page 174: ...160 CHAPTER 10 TIMEBASE TIMER ...
Page 184: ...170 CHAPTER 10 TIMEBASE TIMER ...
Page 218: ...204 CHAPTER 13 WATCH PRESCALER ...
Page 257: ...243 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 261: ...247 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 288: ...274 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 301: ...287 CHAPTER 17 16 BIT PPG TIMER ...
Page 316: ...302 CHAPTER 17 16 BIT PPG TIMER ...
Page 382: ...368 CHAPTER 21 UART SIO DEDICATED BAUD RATE GENERATOR ...
Page 390: ...376 CHAPTER 22 I2C ...
Page 395: ...381 CHAPTER 22 I2C ...
Page 399: ...385 CHAPTER 22 I2C ...
Page 430: ...416 CHAPTER 23 10 BIT A D CONVERTER ...
Page 476: ...462 CHAPTER 24 LCD CONTROLLER ...
Page 482: ...468 CHAPTER 25 LOW VOLTAGE DETECTION RESET CIRCUIT ...
Page 494: ...480 CHAPTER 26 CLOCK SUPERVISOR ...
Page 507: ...493 CHAPTER 27 REAL TIME CLOCK ...
Page 523: ...509 CHAPTER 27 REAL TIME CLOCK ...
Page 532: ...518 CHAPTER 27 REAL TIME CLOCK ...
Page 536: ...522 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 554: ...540 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 564: ...550 CHAPTER 29 EXAMPLE OF SERIAL PROGRAMMING CONNECTION ...
Page 595: ...581 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 596: ...582 INDEX Index ...
Page 597: ...583 INDEX ...
Page 600: ...586 Pin Function Index ...
Page 602: ......