356
CHAPTER 20 UART/SIO
When the use of the external clock signal has been set, serial data transmission starts at the fall of the first
serial clock signal after the transmission process is started.
A transmission completion interrupt occurs the moment the transmit data register empty (TDRE) bit is set
to "1" when the transmission interrupt enable bit (TIE) contains "1". At this time, the next piece of transmit
data can be written to the UART/SIO serial output data register (TDR0). Serial transmission can be
continued with the transmission operation enable bit (TXE) set to "1".
To use a transmission completion interrupt to detect the completion of serial transmission, enable
transmission completion interrupt output this way: TEIE = 0, TCIE = 1. Upon completion of transmission,
the transmission completion flag (TCPL) is set to 1 and a transmission completion interrupt occurs.
Figure 20.7-14 8-bit Transmission in Synchronous CLK Mode
●
Concurrent transmission and reception
<When external clock is enabled>
Transmission and reception can be performed independently of each other. Transmission and reception
can therefore be performed at the same time or even when their phases are shifted from each other and
overlapping.
<When internal clock is enabled>
As the transmitting side generates a serial clock, reception is influenced.
If transmission stops during reception, the receiving side is suspended. It resumes reception when the
transmitting side is restarted.
•
Operation with serial clock output
Refer to "20.4 Pins of UART/SIO".
•
Operation with serial clock input
Refer to "20.4 Pins of UART/SIO".
UI
D0 D1 D2 D3 D4 D5 D6 D7
UCK
TCPL
Writing
to TDR0
Interrupt
to interrupt
controller
TDRE
Interrupt
to interrupt
controller
After falling of UCK
when external clock
is enabled.
After last 1-bit cycle
when internal clock
is enabled.
Summary of Contents for F2 MC-8FX Family
Page 2: ......
Page 4: ......
Page 34: ...20 CHAPTER 1 DESCRIPTION ...
Page 38: ...24 CHAPTER 2 HANDLING DEVICES ...
Page 39: ...25 CHAPTER 3 MEMORY SPACE This chapter describes memory space 3 1 Memory Space 3 2 Memory Map ...
Page 56: ...42 CHAPTER 5 CPU ...
Page 73: ...59 CHAPTER 6 CLOCK CONTROLLER ...
Page 96: ...82 CHAPTER 6 CLOCK CONTROLLER ...
Page 104: ...90 CHAPTER 7 RESET ...
Page 105: ...91 CHAPTER 8 INTERRUPTS This chapter explains the interrupts 8 1 Interrupts ...
Page 174: ...160 CHAPTER 10 TIMEBASE TIMER ...
Page 184: ...170 CHAPTER 10 TIMEBASE TIMER ...
Page 218: ...204 CHAPTER 13 WATCH PRESCALER ...
Page 257: ...243 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 261: ...247 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 288: ...274 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 301: ...287 CHAPTER 17 16 BIT PPG TIMER ...
Page 316: ...302 CHAPTER 17 16 BIT PPG TIMER ...
Page 382: ...368 CHAPTER 21 UART SIO DEDICATED BAUD RATE GENERATOR ...
Page 390: ...376 CHAPTER 22 I2C ...
Page 395: ...381 CHAPTER 22 I2C ...
Page 399: ...385 CHAPTER 22 I2C ...
Page 430: ...416 CHAPTER 23 10 BIT A D CONVERTER ...
Page 476: ...462 CHAPTER 24 LCD CONTROLLER ...
Page 482: ...468 CHAPTER 25 LOW VOLTAGE DETECTION RESET CIRCUIT ...
Page 494: ...480 CHAPTER 26 CLOCK SUPERVISOR ...
Page 507: ...493 CHAPTER 27 REAL TIME CLOCK ...
Page 523: ...509 CHAPTER 27 REAL TIME CLOCK ...
Page 532: ...518 CHAPTER 27 REAL TIME CLOCK ...
Page 536: ...522 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 554: ...540 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 564: ...550 CHAPTER 29 EXAMPLE OF SERIAL PROGRAMMING CONNECTION ...
Page 595: ...581 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 596: ...582 INDEX Index ...
Page 597: ...583 INDEX ...
Page 600: ...586 Pin Function Index ...
Page 602: ......