475
CHAPTER 26 CLOCK SUPERVISOR
Note:
When the power is turned on, the clock supervisor starts monitoring after the oscillation stabilization
wait time for the main clock elapses. The oscillation stabilization wait time of the main clock must
therefore be longer than the time required for the clock supervisor to start operating.
Table 26.3-1 Functions of Bits in Clock Supervisor Control Register (CSVCR)
Bit name
Function
bit7
Reserved bit
This bit is reserved.
Write "0" to this bit. The read value is always "0".
bit6
MM:
Main clock halt
detection bit
This bit is read-only, and this bit indicates that a main clock oscillation halt has been detected.
When set to "1": The bit indicates that a main clock oscillation halt has been detected.
When set to "0": The bit indicates that no main clock oscillation halt has been detected.
Writing "1" to this bit does not affect the operation.
bit5
SM:
Sub clock halt
detection bit
This bit is read-only, and this bit indicates that a sub clock oscillation halt has been detected.
When set to "1": The bit indicates that a sub clock oscillation halt has been detected.
When set to "0": The bit indicates that no sub clock oscillation halt has been detected.
Writing "1" to this bit does not affect the operation.
bit4
RCE:
CR clock oscillation
enable bit
This bit enables CR oscillation.
When set to "1": The bit enables oscillation.
When set to "0": The bit disables oscillation.
Before writing "0" to this bit, make sure that the clock monitor function has been disabled with the
MM and SM bits set to "0".
bit3
MSVE:
Main clock monitoring
enable bit
This bit enables the monitoring of main clock oscillation.
When set to "1": The bit enables main clock monitoring.
When set to "0": The bit disables main clock monitoring.
This bit is set to "1" only when a power-on reset occurs.
bit2
SSVE:
Sub clock monitoring
enable bit
This bit enables the monitoring of sub clock oscillation.
When set to "1": The bit enables sub clock monitoring.
When set to "0": The bit disables sub clock monitoring.
This bit is set to "1" only when a power-on reset occurs.
bit1
SRST:
Reset generation
enable bit
This bit enables reset output upon transition to sub mode.
When set to "1": The bit causes a reset upon transition to sub clock mode with the sub clock halted
in main clock mode.
When set to "0": The bit prevents a reset upon transition to sub clock mode with the sub clock
halted in main clock mode.
bit0
Reserved bit
This bit is reserved.
Write "0" to this bit. The read value is always "0".
Summary of Contents for F2 MC-8FX Family
Page 2: ......
Page 4: ......
Page 34: ...20 CHAPTER 1 DESCRIPTION ...
Page 38: ...24 CHAPTER 2 HANDLING DEVICES ...
Page 39: ...25 CHAPTER 3 MEMORY SPACE This chapter describes memory space 3 1 Memory Space 3 2 Memory Map ...
Page 56: ...42 CHAPTER 5 CPU ...
Page 73: ...59 CHAPTER 6 CLOCK CONTROLLER ...
Page 96: ...82 CHAPTER 6 CLOCK CONTROLLER ...
Page 104: ...90 CHAPTER 7 RESET ...
Page 105: ...91 CHAPTER 8 INTERRUPTS This chapter explains the interrupts 8 1 Interrupts ...
Page 174: ...160 CHAPTER 10 TIMEBASE TIMER ...
Page 184: ...170 CHAPTER 10 TIMEBASE TIMER ...
Page 218: ...204 CHAPTER 13 WATCH PRESCALER ...
Page 257: ...243 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 261: ...247 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 288: ...274 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 301: ...287 CHAPTER 17 16 BIT PPG TIMER ...
Page 316: ...302 CHAPTER 17 16 BIT PPG TIMER ...
Page 382: ...368 CHAPTER 21 UART SIO DEDICATED BAUD RATE GENERATOR ...
Page 390: ...376 CHAPTER 22 I2C ...
Page 395: ...381 CHAPTER 22 I2C ...
Page 399: ...385 CHAPTER 22 I2C ...
Page 430: ...416 CHAPTER 23 10 BIT A D CONVERTER ...
Page 476: ...462 CHAPTER 24 LCD CONTROLLER ...
Page 482: ...468 CHAPTER 25 LOW VOLTAGE DETECTION RESET CIRCUIT ...
Page 494: ...480 CHAPTER 26 CLOCK SUPERVISOR ...
Page 507: ...493 CHAPTER 27 REAL TIME CLOCK ...
Page 523: ...509 CHAPTER 27 REAL TIME CLOCK ...
Page 532: ...518 CHAPTER 27 REAL TIME CLOCK ...
Page 536: ...522 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 554: ...540 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 564: ...550 CHAPTER 29 EXAMPLE OF SERIAL PROGRAMMING CONNECTION ...
Page 595: ...581 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 596: ...582 INDEX Index ...
Page 597: ...583 INDEX ...
Page 600: ...586 Pin Function Index ...
Page 602: ......