86
CHAPTER 7 RESET
■
Overview of Reset Operation
Figure 7.1-1 Reset Operation Flow
In the case of a power-on reset/low-voltage detection reset, and a reset when in subclock mode or stop
mode, the CPU performs mode fetch after the main clock oscillation stabilization wait time has elapsed. If
the external reset input is not cleared after the oscillation stabilization wait time has elapsed, the CPU
performs mode fetch after the external reset input is cleared.
■
Effect of Reset on RAM Contents
When a reset occurs, the CPU halts the operation of the command currently being executed, and enters the
reset status. During RAM access execution, however, RAM access protection causes an internal reset signal
to be generated in synchronization with the machine clock, after RAM access has ended. This function
prevents a word-data write operation from being cut off by a reset after one byte.
■
Pin State During a Reset
When a reset occurs, all of the I/O ports and peripheral resource pins remain in a high impedance state until
setup is performed by software after the reset is released.
External reset input
Software reset
Watchdog reset
Power-on reset/
low-voltage detection
reset
Released from
external reset
Main clock oscillation
stabilization wait time
Reset state
Main clock oscillation
stabilization wait time
Reset state
Main clock oscillation
stabilization wait time
Reset state
Capture mode data.
Capture reset vector.
Capture instruction code from the
address indicated by reset vector
and execute the instruction.
During reset
Mode fetch
Normal
operation
(Run state)
YES
YES
NO
YES
NO
NO
Suppress resets
during RAM access
Suppress resets
during RAM access
Subclock mode
During operation in
sub-PLL clock mode
In subclock mode,
or stop mode
Summary of Contents for F2 MC-8FX Family
Page 2: ......
Page 4: ......
Page 34: ...20 CHAPTER 1 DESCRIPTION ...
Page 38: ...24 CHAPTER 2 HANDLING DEVICES ...
Page 39: ...25 CHAPTER 3 MEMORY SPACE This chapter describes memory space 3 1 Memory Space 3 2 Memory Map ...
Page 56: ...42 CHAPTER 5 CPU ...
Page 73: ...59 CHAPTER 6 CLOCK CONTROLLER ...
Page 96: ...82 CHAPTER 6 CLOCK CONTROLLER ...
Page 104: ...90 CHAPTER 7 RESET ...
Page 105: ...91 CHAPTER 8 INTERRUPTS This chapter explains the interrupts 8 1 Interrupts ...
Page 174: ...160 CHAPTER 10 TIMEBASE TIMER ...
Page 184: ...170 CHAPTER 10 TIMEBASE TIMER ...
Page 218: ...204 CHAPTER 13 WATCH PRESCALER ...
Page 257: ...243 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 261: ...247 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 288: ...274 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 301: ...287 CHAPTER 17 16 BIT PPG TIMER ...
Page 316: ...302 CHAPTER 17 16 BIT PPG TIMER ...
Page 382: ...368 CHAPTER 21 UART SIO DEDICATED BAUD RATE GENERATOR ...
Page 390: ...376 CHAPTER 22 I2C ...
Page 395: ...381 CHAPTER 22 I2C ...
Page 399: ...385 CHAPTER 22 I2C ...
Page 430: ...416 CHAPTER 23 10 BIT A D CONVERTER ...
Page 476: ...462 CHAPTER 24 LCD CONTROLLER ...
Page 482: ...468 CHAPTER 25 LOW VOLTAGE DETECTION RESET CIRCUIT ...
Page 494: ...480 CHAPTER 26 CLOCK SUPERVISOR ...
Page 507: ...493 CHAPTER 27 REAL TIME CLOCK ...
Page 523: ...509 CHAPTER 27 REAL TIME CLOCK ...
Page 532: ...518 CHAPTER 27 REAL TIME CLOCK ...
Page 536: ...522 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 554: ...540 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 564: ...550 CHAPTER 29 EXAMPLE OF SERIAL PROGRAMMING CONNECTION ...
Page 595: ...581 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 596: ...582 INDEX Index ...
Page 597: ...583 INDEX ...
Page 600: ...586 Pin Function Index ...
Page 602: ......