341
CHAPTER 20 UART/SIO
20.5.5
UART/SIO Serial Output Data Register (TDR0)
The UART/SIO serial output data register (TDR0) is used to output (transmit) serial data.
■
UART/SIO Serial Output Data Register (TDR0)
Figure 20.5-6 shows the bit configuration of the UART/SIO serial output data register.
Figure 20.5-6 UART/SIO Serial Output Data Register (TDR0)
This register holds data to be transmitted. The register accepts a write when the transmission data register
empty (TDRE) bit contains "1". An attempt to write to the bit is ignored when the bit contains "0".
When this register is updated at writting complete the transmission data and TDRE=0 (without depending
on TXE of the UART/SIO serial mode control register is "1" or "0"), the transmission operation is
initialized by writing "0" to TXE, TDRE becomes "1", and the update of this register becomes possible.
Moreover, when "0" is written in TXE without the starting transmission (when the transmission data is
written in TDR, and it has not transmitted TXE to "1" yet), TCPL is not set in "1". The transmission data is
transferred to the shift register for the transmission, it is converted into the serial data, and it is transmitted
from the serial data output terminal.
When transmit data is written to the UART/SIO serial output data register (TDR0), the transmission data
register empty bit (TDRE) is set to "0". Upon completion of transfer of transmit data to the transmission
shift register, the transmission data register empty bit (TDRE) is set to "1", allowing the next piece of
transmit data to be written. At this time, an interrupt occurs if transmission data register empty interrupts
have been enabled. Write the next piece of transmit data when transmit data empty occurs or the transmit
data empty (TDRE) bit is set to "1".
When the character bit length (CBL1, 0) is set to shorter than 8 bits, the excess upper bits (beyond the set
bit length) are ignored.
Note:
The data in this register cannot be updated when TDRE in UART/SIO serial status data register is
"0".
When this register is updated at writting complete the transmission data and TDRE=0 (without
depending on TXE of the UART/SIO serial mode control register 2 is "1" or "0"), the transmission
operation is initialized by writing "0" to TXE, TDRE becomes "1", and the update of this register
becomes possible.
Moreover, when "0" is written in TXE without the starting transmission (when the transmission data is
written in TDR, and it has not transmitted TXE to "1" yet), TCPL is not set in "1". And, to change
data, please write it after making TDRE "1" once by writing TXE =0.
Address
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
Initial value
0059
H
TDR0
TD7
TD6
TD5
TD4
TD3
TD2
TD1
TD0
00000000
B
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W : Readable/writable (Read value is the same as write value)
Summary of Contents for F2 MC-8FX Family
Page 2: ......
Page 4: ......
Page 34: ...20 CHAPTER 1 DESCRIPTION ...
Page 38: ...24 CHAPTER 2 HANDLING DEVICES ...
Page 39: ...25 CHAPTER 3 MEMORY SPACE This chapter describes memory space 3 1 Memory Space 3 2 Memory Map ...
Page 56: ...42 CHAPTER 5 CPU ...
Page 73: ...59 CHAPTER 6 CLOCK CONTROLLER ...
Page 96: ...82 CHAPTER 6 CLOCK CONTROLLER ...
Page 104: ...90 CHAPTER 7 RESET ...
Page 105: ...91 CHAPTER 8 INTERRUPTS This chapter explains the interrupts 8 1 Interrupts ...
Page 174: ...160 CHAPTER 10 TIMEBASE TIMER ...
Page 184: ...170 CHAPTER 10 TIMEBASE TIMER ...
Page 218: ...204 CHAPTER 13 WATCH PRESCALER ...
Page 257: ...243 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 261: ...247 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 288: ...274 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 301: ...287 CHAPTER 17 16 BIT PPG TIMER ...
Page 316: ...302 CHAPTER 17 16 BIT PPG TIMER ...
Page 382: ...368 CHAPTER 21 UART SIO DEDICATED BAUD RATE GENERATOR ...
Page 390: ...376 CHAPTER 22 I2C ...
Page 395: ...381 CHAPTER 22 I2C ...
Page 399: ...385 CHAPTER 22 I2C ...
Page 430: ...416 CHAPTER 23 10 BIT A D CONVERTER ...
Page 476: ...462 CHAPTER 24 LCD CONTROLLER ...
Page 482: ...468 CHAPTER 25 LOW VOLTAGE DETECTION RESET CIRCUIT ...
Page 494: ...480 CHAPTER 26 CLOCK SUPERVISOR ...
Page 507: ...493 CHAPTER 27 REAL TIME CLOCK ...
Page 523: ...509 CHAPTER 27 REAL TIME CLOCK ...
Page 532: ...518 CHAPTER 27 REAL TIME CLOCK ...
Page 536: ...522 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 554: ...540 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 564: ...550 CHAPTER 29 EXAMPLE OF SERIAL PROGRAMMING CONNECTION ...
Page 595: ...581 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 596: ...582 INDEX Index ...
Page 597: ...583 INDEX ...
Page 600: ...586 Pin Function Index ...
Page 602: ......