228
CHAPTER 15 WILD REGISTER
15.3.4
Wild Register Data Test Setup Register (WROR)
The wild register data test setup register (WROR) enables/disables reading from the
corresponding wild register data setup register (WRDR0 to WRDR2).
■
Wild Register Data Test Setup Register (WROR)
Figure 15.3-5 Wild Register Data Test Setup Register (WROR)
Address
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
Initial value
0077
H
-
-
Reserved
Reserved
Reserved
DRR2 DRR1 DRR0
00000000
B
R0/WX R0/WX R0/W0 R0/W0 R0/W0
R/W
R/W
R/W
R0/WX : Undefined bit (Read value is "0", writing has no effect on operation)
R0/W0 : Reserved bit (Write value is "0", read value is "0")
R/W
: Readable/writable (Read value is the same as write value)
-:
Not used
Table 15.3-5 Functional Description of Wild Register Data Test Setup Register (WROR)
Bit name
Function
bit7
bit6
Unused bits
These bits are not used.
• The read value is "0".
• Write has no effect on operation.
bit5
to
bit3
Reserved bits
These bits are reserved.
• The read value is "0".
• Always set "0".
bit2
to
bit0
DRR2, DRR1, DRR0:
Wild register data test
setting bits
These bits enable/disable the normal reading from the corresponding data setup register of the wild
register.
• DRR0 enables/disables reading from the wild register data setup register (WRDR0).
• DRR1 enables/disables reading from the wild register data setup register (WRDR1).
• DRR2 enables/disables reading from the wild register data setup register (WRDR2).
When set to "0" : disable reading.
When set to "1" : enable reading.
Summary of Contents for F2 MC-8FX Family
Page 2: ......
Page 4: ......
Page 34: ...20 CHAPTER 1 DESCRIPTION ...
Page 38: ...24 CHAPTER 2 HANDLING DEVICES ...
Page 39: ...25 CHAPTER 3 MEMORY SPACE This chapter describes memory space 3 1 Memory Space 3 2 Memory Map ...
Page 56: ...42 CHAPTER 5 CPU ...
Page 73: ...59 CHAPTER 6 CLOCK CONTROLLER ...
Page 96: ...82 CHAPTER 6 CLOCK CONTROLLER ...
Page 104: ...90 CHAPTER 7 RESET ...
Page 105: ...91 CHAPTER 8 INTERRUPTS This chapter explains the interrupts 8 1 Interrupts ...
Page 174: ...160 CHAPTER 10 TIMEBASE TIMER ...
Page 184: ...170 CHAPTER 10 TIMEBASE TIMER ...
Page 218: ...204 CHAPTER 13 WATCH PRESCALER ...
Page 257: ...243 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 261: ...247 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 288: ...274 CHAPTER 16 8 16 BIT COMPOSITE TIMER ...
Page 301: ...287 CHAPTER 17 16 BIT PPG TIMER ...
Page 316: ...302 CHAPTER 17 16 BIT PPG TIMER ...
Page 382: ...368 CHAPTER 21 UART SIO DEDICATED BAUD RATE GENERATOR ...
Page 390: ...376 CHAPTER 22 I2C ...
Page 395: ...381 CHAPTER 22 I2C ...
Page 399: ...385 CHAPTER 22 I2C ...
Page 430: ...416 CHAPTER 23 10 BIT A D CONVERTER ...
Page 476: ...462 CHAPTER 24 LCD CONTROLLER ...
Page 482: ...468 CHAPTER 25 LOW VOLTAGE DETECTION RESET CIRCUIT ...
Page 494: ...480 CHAPTER 26 CLOCK SUPERVISOR ...
Page 507: ...493 CHAPTER 27 REAL TIME CLOCK ...
Page 523: ...509 CHAPTER 27 REAL TIME CLOCK ...
Page 532: ...518 CHAPTER 27 REAL TIME CLOCK ...
Page 536: ...522 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 554: ...540 CHAPTER 28 256 KBIT FLASH MEMORY ...
Page 564: ...550 CHAPTER 29 EXAMPLE OF SERIAL PROGRAMMING CONNECTION ...
Page 595: ...581 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 596: ...582 INDEX Index ...
Page 597: ...583 INDEX ...
Page 600: ...586 Pin Function Index ...
Page 602: ......