II-22
EPSON
S1C6S3N2 TECHNICAL SOFTWARE
CHAPTER 5: PERIPHERAL CIRCUITS (Watchdog Timer)
PERIPHERAL CIRCUITS
Peripheral circuits of the S1C6S3N2 Series, such as the timer
and I/O, are interfaced with the CPU by memory mapped I/O
format. This means that all peripheral circuits can be control-
led by accessing the memory map's I/O memory or segment
memory with memory operation instructions.
This chapter details how to control the peripheral circuits.
Watchdog Timer
The S1C6S3N2 Series incorporates a watchdog timer.
If the watchdog timer reset is not executed by the software
in at least 3–4 seconds, the initial reset signal is output
automatically for the CPU.
You can select whether or not to use the watchdog timer
with the mask option. When "Not use" is chosen, there is no
need to reset the watchdog timer.
CHAPTER 5
5.1
Table 5.1.1 I/O data memory map (watchdog timer)
Watchdog timer
memory map
Address
Comment
Register
D3
D2
D1
D0
Name
0
07FH
WDRST
WD2
WD1
WD0
R
WDRST
WD2
WD1
WD0
0
0
0
Reset
Timer data
(watchdog timer 1/4 Hz)
Timer data
(watchdog timer 1/2 Hz)
Timer data
(watchdog timer 1 Hz)
Reset
W
Watchdog timer reset
SR
*1
1
*5
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......