S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-65
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Clock Timer)
This bit resets the clock timer.
When "1" is written :
Clock timer reset
When "0" is written :
No operation
Read-out :
Always "0"
The clock timer is reset by writing "1" to TMRST. The clock
timer starts immediately after this. No operation results
when "0" is written to TMRST.
This bit is write-only, and so is always "0" at read-out.
(1) When the clock timer has been reset, the interrupt factor
flag (TI) may sometimes be set to "1". Consequently,
perform flag read-out (reset the flag) as necessary at
reset.
(2) The input clock of the watchdog timer is the 2 Hz signal
of the clock timer, so that the watch dog timer may be
counted up at timer reset.
(3) Reading of interrupt factor flags is available at EI, but be
careful in the following cases.
If the interrupt mask register value corresponding to the
interrupt factor flags to be read is set to "1", an interrupt
request will be generated by the interrupt factor flags set
timing, or an interrupt request will not be generated.
Be very careful when interrupt factor flags are in the
same address.
TMRST:
Clock timer reset
(07EH·D3)
Programming notes
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......