I-84
EPSON
S1C6S3N2 TECHNICAL HARDWARE
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (SVD Circuit and Heavy Load Protection Function)
Table 4.12.1 shows the SVD circuit's control bits and their
addresses.
Control of SVD cir-
cuit
Table 4.12.1 Control bits of SVD circuit
Address
Comment
Register
D3
D2
D1
D0
Name
0
076H
HLMOD
BLD
BLS
R
W
EISWIT1 EISWIT0
R/W
HLMOD
EISWIT1
EISWIT0
0
0
0
Enable
Enable
Mask
Mask
SVD evaluation data
SVD ON/OFF
Interrupt mask register
(stopwatch 1 Hz)
Interrupt mask register
(stopwatch 10 Hz)
R/W
BLD
BLS
0
0
Heavy
load
Normal
ON
Normal
OFF
Heavy load protection mode register
Low
voltage
SR
*1
1
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
When "1" is written :
Heavy load protection mode is set
When "0" is written :
Heavy load protection mode
is released
Read-out :
Valid
When HLMOD is set to "1", the IC operating status enters
the heavy load protection mode and at the same time the
supply voltage detection of the SVD circuit is controlled
(ON/OFF).
When HLMOD is set to "1", sampling control is executed for
the SVD circuit ON time. There are two types of sampling
time, as follows:
(1) Sampling at time of one instruction cycle immediately
after HLMOD = "1"
(2) Sampling at cycles of 2 Hz output by the clock timer
while HLMOD = "1"
HLMOD:
Heavy load protection
mode (076H·D3)
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......