S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-63
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Clock Timer)
Control of clock
timer
Table 4.8.1 Control bits of clock timer
Table 4.8.1 shows the clock timer control bits and their
addresses.
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
Address
Comment
Register
D3
D2
D1
D0
Name
SR
1
0
070H
TM3
TM2
TM1
TM0
R
TM3
TM2
TM1
TM0
0
0
0
0
Timer data (clock timer 2 Hz)
Timer data (clock timer 4 Hz)
Timer data (clock timer 8 Hz)
Timer data (clock timer 16 Hz)
078H
079H
CSDC
0
ETI2
ETI8
ETI32
TI2
TI8
TI32
R
R/W
CSDC
ETI2
ETI8
ETI32
0
0
0
0
Dynamic
Enable
Enable
Enable
ALL OFF
Mask
Mask
Mask
Interrupt mask register
(clock timer 2 Hz)
Interrupt mask register
(clock timer 8 Hz)
Interrupt mask register
(clock timer 32 Hz)
0
TI2
TI8
TI32
0
0
0
*2
Yes
Yes
Yes
No
No
No
–
Interrupt factor flag
(clock timer 2 Hz)
Interrupt factor flag
(clock timer 8 Hz)
Interrupt factor flag
(clock timer 32 Hz)
07EH
SWRUN
SWRST
IOC0
Reset
0
Reset
0
Clock timer reset
Stopwatch counter RUN/STOP
Stopwatch counter reset
I/O control register 0 (P00–P03)
TMRST
W
R/W
W
R/W
Reset
RUN
Reset
Output
–
STOP
–
Input
TMRST
SWRUN
SWRST
IOC0
*5
*5
*1
Unused
LCD drive switch
*4
*4
*4
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......