S1C6S3N2 TECHNICAL SOFTWARE
EPSON
II-11
CHAPTER 3: DATA MEMORY
Table 3.4.1(f) I/O data memory map (0FCH–0FEH)
Address
Comment
Register
D3
D2
D1
D0
Name
SR
*1
1
0
0FCH
0FDH
0FEH
EVRUN
EVRST
P13
OSCC
IOC1
R
R
0
EVRUN
0
EVRST
0
P13
P12
P11
P10
High
High
High
High
Low
Low
Low
Low
0
CLKCHG
OSCC
IOC1
–
0
0
0
OSC3
ON
OSC1
OFF
Unused
CPU clock switch
OSC3 oscillator ON/OFF
I/O control register 1 (P10–P13)
–
–
Reset
*5
RUN
Reset
R
Unused
Event counter RUN/STOP
Unused
Event counter reset
R/W
–
–
–
–
*2
*2
*2
*2
*2
*2
*2
R/W
I/O port (P10–P13)
Output latch reset at time of SR
R/W
W
STOP
P12
P11
P10
CLKCHG
Output
Input
0
0
0
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......