S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-59
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (LCD Driver)
Table 4.7.2 Control bits of LCD driver
Table 4.7.2 shows the LCD driver's control bits and their
addresses. Figure 4.7.8 shows the segment data memory
map.
Control of LCD driver
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
Fig. 4.7.8
Segment data memory map
Address
Page
High
Low
0
1
2
3
4
5
6
7
8
9
A
B
C
D
E
F
4 or C
5 or D
6 or E
Segment data memory (38 words x 4 bits)
40H–6FH = R/W
C0H–EFH = W
0
Address
Comment
Register
D3
D2
D1
D0
Name
0
078H
CSDC
ETI2
ETI8
ETI32
R/W
CSDC
ETI2
ETI8
ETI32
0
0
0
0
Dynamic
Enable
Enable
Enable
ALL OFF
Mask
Mask
Mask
Interrupt mask register
(clock timer 2 Hz)
Interrupt mask register
(clock timer 8 Hz)
Interrupt mask register
(clock timer 32 Hz)
SR
*1
1
LCD drive switch
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......