S1C6S3N2 TECHNICAL HARDWARE
EPSON
I-93
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Interrupt and HALT)
Tables 4.13.4(a)–(b) show the interrupt control bits and their
addresses.
Table 4.13.4(a) Interrupt control bits (1)
Control of interrupt
and HALT
Address
Comment
Register
D3
D2
D1
D0
Name
SR
*1
1
0
075H
076H
077H
EIK03
EIK02
EIK01
EIK00
HLMOD
BLD
BLS
R
W
EISWIT1 EISWIT0
EIK10
DFK10
K10
R/W
R/W
R/W
EIK03
EIK02
EIK01
EIK00
0
0
0
0
Enable
Enable
Enable
Enable
Mask
Mask
Mask
Mask
HLMOD
EISWIT1
EISWIT0
0
0
0
Enable
Enable
Mask
Mask
SVD evaluation data
SVD ON/OFF
Interrupt mask register
(stopwatch 1 Hz)
Interrupt mask register
(stopwatch 10 Hz)
0
EIK10
DFK10
K10
–
0
0
–
*2
*2
Enable
Falling
High
Mask
Rising
Low
Interrupt mask register
(K00–K03)
R/W
BLD
BLS
0
0
Heavy
load
Normal
ON
Normal
OFF
Heavy load protection mode register
R
R
Unused
Interrupt mask register (K10)
Differential register (K10)
Input port (K10)
Low
voltage
0
074H
DFK03
DFK02
DFK01
DFK00
R/W
DFK03
DFK02
DFK01
DFK00
0
0
0
0
Falling
Falling
Falling
Falling
Rising
Rising
Rising
Rising
Differential register
(K00–K03)
*
1 Initial value at the time of initial reset
*
2 Not set in the circuit
*
3 Undefined
*
4 Reset (0) immediately after being read
*
5 Constantly "0" when being read
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......