I-12
EPSON
S1C6S3N2 TECHNICAL HARDWARE
CHAPTER 2: POWER SUPPLY AND INITIAL RESET
CPU Core
Name
Signal
Number of Bits Setting Value
Program counter step
PCS
8
00H
Program counter page
PCP
4
1H
New page pointer
NPP
4
1H
Stack pointer
SP
8
Undefined
Index register X
X
9
Undefined
Index register Y
Y
9
Undefined
Register pointer
RP
4
Undefined
General-purpose register A
A
4
Undefined
General-purpose register B
B
4
Undefined
Interrupt flag
I
1
0
Decimal flag
D
1
Undefined
Zero flag
Z
1
Undefined
Carry flag
C
1
Undefined
Peripheral Circuits
Name
Number of Bits Setting Value
RAM
4
Undefined
Segment data
4
Undefined
Other peripheral circuit
4
*
1
Table 2.2.2
Initial values
2.3
The oscillation detection circuit outputs the initial reset
signal at power-on until the crystal oscillation circuit (OSC1)
begins oscillating, or when this crystal oscillation circuit
(OSC1) halts oscillating for some reason.
However, depending on the power-on sequence (voltage rise
timing), the circuit may not work properly. Therefore, use
the reset terminal or reset by simultaneous high input to the
input port (K00–K03) for initial reset after turning power on.
Initial reset initializes the CPU as shown in the table below.
Internal register at
initial setting
*
1 See "4.1 Memory Map"
Test Terminal (TEST)
This terminal is used when the IC load is being detected.
During ordinary operation be certain to connect this termi-
nal to V
SS
.
Oscillation detection
circuit (Auxiliary
reset)
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......