S1C6S3N2 TECHNICAL SOFTWARE
EPSON
II-37
CHAPTER 5: PERIPHERAL CIRCUITS (SVD Circuit and Heavy Load Protection Function)
OR
MX,0100B
;
AND
MX,1011B
;
AND
MX,0011B
;
;
RET
;
OFF
Release the heavy load protection mode
and fix BLS to "0"
Return to parent routine
BLS is fixed to "0" when the heavy load protection mode is
released, because the BLD result is not fed back to BLS
through the AND instruction.
Note
Timing chart of heavy load protection mode operation
(3) Control of heavy load protection (for S1C6S3N2/6S3A2)
When the heavy load protection function is selected for the
S1C6S3N2 or S1C6S3A2 by the mask option setting, the
"HLBZ10" routine sets the heavy load protection mode and
outputs the BZ signal for 10 msec, then, it releases the
heavy load protection mode.
However, the OSC1 clock (32.768 kHz) must be set for the
CPU operating clock.
Specifications
0.5 sec
BLD register
SVD circuit
BLS register
BZ output
HLMOD circuit
HLMOD register
Source voltage
Criteria voltage
(1.2 V)
Fig. 5.3.4
Timing chart
of HLMOD operation
Fig. 5.3.5
Timing chart
HLMOD
BZ
10 msec
Summary of Contents for S1C6S3N2
Page 4: ......
Page 6: ......
Page 7: ...Hardware Hardware S1C6S3N2 I Technical Hardware ...
Page 8: ......
Page 141: ...Software Software S1C6S3N2 II Technical Software ...
Page 142: ......
Page 146: ......