ADuCM320 Hardware Reference Manual
UG-498
Rev. C | Page 29 of 196
REGISTER DETAILS: ADC CIRCUIT
ADC Configuration Register
Address: 0x40082174, Reset: 0x0280, Name: ADCCON
Table 13. Bit Descriptions for ADCCON
Bits
Bit Name
Description
Reset
Access
[15:11]
RESERVED
Reserved.
0x0
R
10
SOFT_RESET
Software reset ADC.
0x0
W
9
PUP
ADC power up.
0x1
RW
0: power down
1: power up
8
RESERVED
Reserved.
0x0
R
7
REFB_PUP
ADC reference buffer power up.
0x1
RW
0: power down
1: power up
Must be set to 1 for the ADC to operate normally
6
RESTART_ADC
Restart ADC, reset analog part of ADC. Active high.
0x0
W
0: normal ADC operation.
1: reset the ADC.
5
RESERVED
Reserved.
0x0
R
4
SEQ_DMA
DMA request enable for ADC sequence conversion.
0x0
RW
0: disable ADC sequencer DMA access
1: enable ADC sequencer DMA access
3
CNV_DMA
DMA request enable for ADC non-sequence conversion.
0x0
RW
0: disable ADC DMA access
1: enable ADC DMA access
[2:0]
C_TYPE
ADC conversion type.
0x0
RW
00: no conversion
01: DIO pin starts conversion (P2.4)
10: single conversion
11: continuous conversion (use this mode for the sequencer)
100: PLA conversion