ADuCM320 Hardware Reference Manual
UG-498
Rev. C | Page 193 of 196
MDIO Interrupt Enables Register
Address: 0x40005C1C, Reset: 0x0000, Name: MDIEN
Enables interrupts on specified events.
Table 300. Bit Descriptions for MDIEN
Bits
Bit Name
Description
Reset
Access
[15:8]
RESERVED
Reserved.
0x0
R
7
MD_PHYNI
If set, interrupt is requested when MD_PHYN becomes active.
0x0
RW
6
MD_PHYMI
If set, interrupt is requested when MD_PHYM becomes active.
0x0
RW
5
MD_DEVNI
If set, interrupt is requested when MD_DEVN becomes active.
0x0
RW
4
MD_DEVMI
If set, interrupt is requested when MD_DEVM becomes active.
0x0
RW
3
MD_RDFI
If set, interrupt is requested when MD_RDF becomes active.
0x0
RW
2
MD_INCFI
If set, interrupt is requested when MD_INCF becomes active.
0x0
RW
1
MD_ADRI
If set, interrupt is requested when MD_ADRF becomes active.
0x0
RW
0
MD_WRFI
If set, interrupt is requested when MD_WRF becomes active.
0x0
RW
MDIO Read PHYADDR Pins Register
Address: 0x40005C20, Reset: 0x0000, Name: MDPIN
Reads the MDIO address pins.
Table 301. Bit Descriptions for MDPIN
Bits
Bit Name
Description
Reset
Access
[15:5]
RESERVED
Reserved
0x0
R
[4:0]
MD_PIN
Reads PRTADR pins
0x0
R