![Intel 8XC196NT Скачать руководство пользователя страница 99](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210099.webp)
8XC196NT USER’S MANUAL
4-32
4.6.3
Example 3: A 1-Mbyte 87C196NT System with a 16-bit Bus
Figure 4-11 on page 4-33 illustrates a system designed to operate in 1-Mbyte mode (CCB2.1=0).
Code can execute from any page in the 1-Mbyte address space. EA# is held inactive, so accesses
to FF2000–FF9FFFH are internal. The internal OTPROM is mapped into page 00H (CCB2.2=1),
leaving 32 Kbytes of page 00H available for storing near data. With the OTPROM mapped into
page 00H, the far constants in FF2000–FF9FFFH can be accessed as near constants.
Table 4-15. Memory Map for the System in Figure 4-10
Address
Description
FFFFFF
FFA000
Unimplemented
FF9FFF
FF2000
Internal OTPROM (code and far constants)
FF1FFF
FF0600
Unimplemented
FF05FF
FF0400
Internal code and data RAM (mapped from page 00H)
FF03FF
FF0100
Unimplemented
FF00FF
FF0000
Reserved
0FFFFF
020000
Unimplemented
01FFFF
010000
External far data (implemented by bottom 64-Kbyte external RAM)
00FFFF
002000
External near data (implemented by top 64-Kbyte external RAM)
001FFF
001FE0
Memory-mapped SFRs
001FDF
001F00
Peripheral SFRs
001EFF
000600
External near data (implemented by top 64-Kbyte external RAM)
0005FF
000400
Internal code and data RAM
0003FF
000100
Upper register file (general-purpose register RAM)
0000FF
000000
Lower register file (general-purpose register RAM, stack pointer, and CPU SFRs)
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......