![Intel 8XC196NT Скачать руководство пользователя страница 95](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210095.webp)
8XC196NT USER’S MANUAL
4-28
Data accesses to 002000–009FFFH depend on the REMAP bit and the EA# input:
•
If remapping is disabled (CCB2.2 = 0), accesses are external.
•
If remapping is enabled (CCB2.2 = 1), accesses depend on EA#:
— If EA# is low, accesses are external (REMAP is ignored).
— If EA# is high, accesses are to the internal OTPROM.
4.6
MEMORY CONFIGURATION EXAMPLES
This section provides examples of memory configurations for both 64-Kbyte and 1-Mbyte mode.
Each example consists of a circuit diagram and a memory map that describes how the address
space is implemented. Chapter 14, “Interfacing with External Memory,” discusses the interface
in detail and provides additional examples.
4.6.1
Example 1: A 64-Kbyte Mode 87C196NT System
Figure 4-9 illustrates a system designed to operate in the 64-Kbyte mode (CCB2.1=1). Code ex-
ecutes only from page FFH. EA# is held inactive, so accesses to FF2000–FF9FFFH are internal.
The OTPROM is mapped into both pages 00H and FFH (CCB2.2 = 1), leaving 32 Kbytes of page
00H available for data. With the OTPROM mapped into page 00H, the far constants in FF2000–
FF9FFFH can be accessed as near constants. The 32K×8 RAM stores near data at addresses
00600–01EFFH and 0A000–0FFFFH. The 64K×8 RAM stores far data at addresses 10000–
1FFFFH. The bus-timing mode must be either mode 0 or mode 3 because only one address latch
is used. (See “Bus Timing Modes” on page 14-34.) Table 4-14 on page 4-30 lists the memory ad-
dresses for this example.
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......