![Intel 8XC196NT Скачать руководство пользователя страница 388](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210388.webp)
15-25
PROGRAMMING THE NONVOLATILE MEMORY
15.9 AUTO PROGRAMMING MODE
The auto programming mode is a low-cost programming alternative. Using this programming
mode, the device programs itself with data from an external EPROM (external locations 4000H
and above; see Table 15-1 on page 15-2). A bank switching mechanism supplied by P1.2 and P1.1
supports auto programming of devices with more than 16 Kbytes of internal memory.
15.9.1 Auto Programming Circuit and Memory Map
Figure 15-12 shows the recommended circuit and Table 15-10 shows the memory map for auto
programming mode. Auto programming is specified for a crystal frequency of 6 to 8 MHz. At 8
MHz, use a 27(C)512 EPROM with tACC = 250 ns and tOE = 100 ns or faster specifications.
Tie the BUSWIDTH pin low to configure an 8-bit data bus. Connect P1.1 and P1.2 as shown to
generate the high-order bits of the external EPROM address. Connect P0.7:4 to V
SS
and V
CC
to
select auto programming (1100B = 0CH). PACT# and PVER are status outputs, buffered by the
74HC14s. They drive LEDs that indicate programming active (PACT#) and programming verifi-
cation (PVER). Connect all unused inputs to ground (V
SS
) and leave unused outputs floating.
READY and NMI are active; connect them as indicated.
NOTE
All external EPROM addresses specified in this section are given for the
circuit in Figure 15-12. If you choose a different circuit, you must adjust the
addresses accordingly.
T
PHPL
PROG# High to Next PROG# Low.
T
PHIL
PROG# High to AINC# Low.
T
ILIH
AINC# Pulse Width.
T
ILVH
PVER Hold After AINC# Low.
T
ILPL
AINC# Low to PROG# Low.
T
PHVL
PROG# High to PVER Valid.
Table 15-9. Timing Mnemonics (Continued)
Mnemonic
Description
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......