![Intel 8XC196NT Скачать руководство пользователя страница 366](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210366.webp)
15-3
PROGRAMMING THE NONVOLATILE MEMORY
15.3 SECURITY FEATURES
Several security features enable you to control access to both internal and external memory. Read
and write protection bits in the chip configuration register (CCR0), combined with a security key,
allow various levels of internal memory protection. Two UPROM bits disable fetches of instruc-
tions and data from external memory. An additional bit enables circuitry that can detect an oscil-
lator failure and cause a device reset. (See Figure 15-1 on page 15-7 for more information.)
15.3.1 Controlling Access to Internal Memory
The lock bits in the chip configuration register (CCR0) control access to the OTPROM. The reset
sequence loads the CCRs from the CCBs for normal operation and from the PCCBs when enter-
ing programming modes. You can program the CCBs using any of the programming methods, but
only slave programming mode allows you to program the PCCBs.
NOTE
The developers have made a substantial effort to provide an adequate program
protection scheme. However, Intel cannot and does not guarantee that these
protection methods will always prevent unauthorized access.
FF203F
FF2030
Upper interrupt vectors
FF202F
FF2020
Security key
FF201F
Reserved (must contain 20H)
FF201E
Reserved (must contain FFH)
FF201D
Reserved (must contain 20H)
FF201C
CCB2
FF201B
Reserved (must contain 20H)
FF201A
CCB1
FF2019
Reserved (must contain 20H)
FF2018
CCB0
FF2017
FF2016
OFD flag for QROM or MROM codes
†
FF2015
FF2014
Reserved (each location must contain FFH)
FF2013
FF2000
Lower interrupt vectors
Table 15-1. 87C196NT OTPROM Memory Map (Continued)
Address
Range
(Hex)
Description
†
Intel manufacturing uses this location to determine whether to program the OFD bit.
Customers with QROM or MROM codes who desire oscillator failure detection should
equate this location to the value 0CDEH.
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......