![Intel 8XC196NT Скачать руководство пользователя страница 115](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210115.webp)
8XC196NT USER’S MANUAL
5-10
Figure 5-3. PTS Interrupt Response Time
5.5
PROGRAMMING THE INTERRUPTS
The PTS select register (PTSSEL) selects either PTS service or a standard software interrupt ser-
vice routine for each of the maskable interrupt requests (see Figure 5-4). The interrupt mask reg-
isters, INT_MASK and INT_MASK1, enable or disable (mask) individual interrupts (see Figures
5-5 and 5-6). With the exception of the nonmaskable interrupt (NMI) bit (INT_MASK1.7), set-
ting a bit enables the corresponding interrupt source and clearing a bit disables the source.
Table 5-4. Execution Times for PTS Cycles
PTS Mode
Execution Time (in State Times)
Single transfer mode
register/register
†
memory/register
†
memory/memory
†
18 per byte or word tr 1
21 per byte or word tr 1
24 per byte or word tr 1
Block transfer mode
register/register
†
memory/register
†
memory/memory
†
13 + 7 per byte or word transfer (1 minimum)
16 + 7 per byte or word transfer (1 minimum)
19 + 7 per byte or word transfer (1 minimum)
A/D scan mode
register/register
†
register/memory
†
21
25
PWM remap mode
15
PWM toggle mode
15
†
Register
indicates an access to the register file or peripheral SFR.
Memory
indicates
an access to a memory-mapped register, I/O, or memory. See Table 4-1 on page 4-4 for
address information.
64-Kbyte or 1-Mbyte Mode
Ending
Instruction
End
"NORML"
Vector to PTS
Control Block
PTS
PTS Interrupt Routine
Cleared
Set
Execution
Interrupt
Interrupt
Pending Bit
Response Time
Latency Time
"NORML"
43 State Times
64-Kbyte or 1-Mbyte Mode
PTS
A0262-02
4 3 2 1
39
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......