![Intel 8XC196NT Скачать руководство пользователя страница 355](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210355.webp)
8XC196NT USER’S MANUAL
14-36
14.8.1 Mode 3, Standard Mode
Mode 3 is the standard timing mode. Use this mode for systems that need to emulate the
8XC196KR.
14.8.2 Mode 0, Standard Timing with One Automatic Wait State
Mode 0 is the standard timing mode with a minimum of one wait state added to each bus cycle.
The READY signal can be used to insert additional wait states, if necessary. The T
RLDV
and T
AVDV
timings are each 2 T
OSC
longer in mode 0 than in mode 3. The T
RHDZ
timing in mode 0 is the same
as in mode 3.
14.8.3 Mode 1, Long Read/Write Mode
Mode 1 is the long read/write mode (Figure 14-23). In this mode, RD#, WR#, and ALE begin ½
T
OSC
earlier in the bus cycle and the width of RD# and WR# are 1 T
OSC
longer than in mode 3.
The T
RLDV
timing is 1 T
OSC
longer in mode 1 than in mode 3, allowing the memory more time to
get its data on the bus without the wait-state penalty of mode 0. The T
AVDV
and T
RHDZ
timing in
mode 1 is the same as in mode 3.
Table 14-7. Modes 0, 1, 2, and 3 Timing Comparisons
Mode
Timing Specifications (in T
OSC
) Note 1
T
CLLH
T
CHLH
T
AVLL
T
AVDV
T
RLRH
T
RHDZ
T
RLDV
Mode 3
0
N/A
1
3
1
1
1
Mode 0
0
N/A
1
5
3
1
3
Mode 1
N/A
0.5
0.5
3
2
1
2
Mode 2
N/A
0.5
1
3.5
2
0.5
2
NOTES:
1.
These are ideal timing values for purposes of comparison only. They do not
include internal device delays. Consult the data sheet for current device
specifications.
2.
N/A = This timing specification is not applicable in this mode.
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......