![Intel 8XC196NT Скачать руководство пользователя страница 507](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210507.webp)
8XC196NT USER’S MANUAL
C-12
CCR1
CCR1
Address:
Reset State:
FF201AH
XXH
The chip configuration 1 (CCR1) register enables the watchdog timer and selects the bus timing
mode. Two of its bits combine with three bits of CCR0 to control wait states and bus width. Another bit
controls whether CCR2 is loaded.
7
0
MSEL1
MSEL0
0
1
WDE
BW1
IRC2
LDCCB2
Bit
Number
Bit
Mnemonic
Function
7:6
MSEL1:0
External Access Timing Mode Select
These bits control the bus-timing modes.
MSEL1
MSEL0
0
0
standard mode plus one wait state
0
1
long read/write
1
0
long read/write with early address
1
1
standard mode
5
0
To guarantee device operation, write zero to this bit.
4
1
To guarantee device operation, write one to this bit.
3
WDE
Watchdog Timer Enable
Selects whether the watchdog timer is always enabled or enabled the
first time it is cleared.
1 = enabled first time it is cleared
0 = always enabled
2
BW1
Buswidth Control
This bit, along with the BW0 bit (CCR0.1), selects the bus width.
BW1 BW0
0
0
illegal
0
1
16-bit only
1
0
8-bit only
1
1
BUSWIDTH pin controlled
1
IRC2
Ready Control
This bit, along with IRC0 (CCR0.4) and IRC1 (CCR0.5), limits the
number of wait states that can be inserted while the READY pin is held
low. Wait states are inserted into the bus cycle either until the READY
pin is pulled high or until this internal number is reached.
IRC2 IRC1 IRC0
0
0
0
zero wait states
0
X
1
illegal
0
1
X
illegal
1
0
0
one wait state
1
0
1
two wait states
1
1
0
three wait states
1
1
1
infinite
0
LDCCB2
Load CCB2
Setting this bit causes CCB2 to be read.
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......