![Intel 8XC196NT Скачать руководство пользователя страница 132](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210132.webp)
5-27
STANDARD AND PTS INTERRUPTS
PTS A/D Scan Mode Control Block
In A/D scan mode, the PTS causes the A/D converter to perform multiple conversions on one or more
channels and then stores the results. The control block contains pointers to both the AD_RESULT
register (PTSPTR1) and a table of A/D conversion commands and results (PTSPTR2), a control
register (PTSCON), and a A/D conversion count (PTSCOUNT).
7
0
Unused
0
0
0
0
0
0
0
0
7
0
Unused
0
0
0
0
0
0
0
0
15
8
PTSPTR2 (H)
Pointer 2 Value (high byte)
7
0
PTSPTR2 (L)
Pointer 2 Value (low byte)
15
8
PTSPTR1 (H)
Pointer 1 Value (high byte)
7
0
PTSPTR1 (L)
Pointer 1 Value (low byte)
7
0
PTSCON
M2
M1
M0
0
UPDT
0
1
0
7
0
PTSCOUNT
Consecutive A/D Conversions
Register
Location
Function
PTSPTR2
PTSCB + 4
Pointer 2 Value
This register contains the address of the A/D result register
(AD_RESULT).
PTSPTR1
PTSCB + 2
Pointer 1 Value
This register contains the address of the table of A/D conversion
commands and results.
PTSCON
PTSCB + 1
PTS Control Bits
M2:0
PTS Mode
These bits specify the PTS mode:
M2
M1
M0
1
1
0
A/D Scan Mode
UPDT Update
0 = reload original PTSPTR1 value after each A/D scan
1 = retain current PTSPTR1 value after each A/D scan
Figure 5-14. PTS Control Block – A/D Scan Mode
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......