![Intel 8XC196NT Скачать руководство пользователя страница 464](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210464.webp)
A-55
INSTRUCTION SET REFERENCE
Data
Mnemonic
Direct
Immediate
Extended-indirect
Extended-
indexed
Length
Opcode
Length
Opcode
Length
Opcode
Length
Opcode
EBMOVI
—
—
—
—
3
E4
—
—
ELD
—
—
—
—
3
E8
6
E9
ELDB
—
—
—
—
3
EA
6
EB
EST
—
—
—
—
3
1C
6
1D
ESTB
—
—
—
—
3
1E
6
1F
Mnemonic
Direct
Immediate
Indirect
(Note 1)
Indexed
(Notes 1, 2)
Length
Opcode
Length
Opcode
Length
Opcode
Length
S/L
Opcode
BMOV
—
—
—
—
3
C1
—
—
BMOVI
—
—
—
—
3
CD
—
—
LD
3
A0
4
A1
3
A2
4/5
A3
LDB
3
B0
3
B1
3
B2
4/5
B3
LDBSE 3
BC
3
BD
3
BE
4/5
BF
LDBZE 3
AC
3
AD
3
AE
4/5
AF
ST 3
C0
—
—
3
C2
4/5
C3
STB 3
C4
—
—
3
C6
4/5
C7
XCH
3
04
—
—
—
—
4/5
0B
XCHB
3
14
—
—
—
—
4/5
1B
Table A-8. Instruction Lengths and Hexadecimal Opcodes (Continued)
NOTES:
1.
Indirect normal and indirect autoincrement share the same opcodes, as do short- and long-indexed
modes. Because word registers always have even addresses, the address can be expressed in the
upper seven bits; the least-significant bit determines the addressing mode. Indirect normal and short-
indexed modes make the second byte of the instruction even (LSB = 0). Indirect autoincrement and
long-indexed modes make the second byte odd (LSB = 1).
2.
For indexed instructions, the first column lists instruction lengths as
S
/
L
, where
S
is the short-indexed
instruction length and
L
is the long-indexed instruction length.
3.
For the SCALL and SJMP instructions, the three least-significant bits of the opcode are concatenated
with the eight bits to form an 11-bit, 2’s complement offset.
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......