![Intel 8XC196NT Скачать руководство пользователя страница 380](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210380.webp)
15-17
PROGRAMMING THE NONVOLATILE MEMORY
15.8.3 Operating Environment
The chip configuration registers (CCRs) define the system environment. Since the programming
environment is not necessarily the same as the application environment, the device provides a
means for specifying different configurations. Specify your application environment in the chip
configuration bytes (CCBs) located in the OTPROM. Specify your programming environment in
the programming chip configuration bytes (PCCBs) located in the test ROM.
Figure 15-6 shows an abbreviated description of the CCRs with the default PCCB environment
settings. The reset sequence loads the CCRs from the CCBs for normal operation and from the
PCCBs when entering programming modes. You can program the CCBs using any of the pro-
gramming methods, but only slave mode allows you to program the PCCBs. Chapter 14, “Inter-
facing with External Memory,” describes the system configuration options, and “Controlling
Access to Internal Memory” on page 15-3 describes the memory protection options.
Table 15-8. Slave Programming Mode Memory Map
Description
Address
Comments
OTPROM
2000–9FFFH
OTPROM Cells
OFD
0778H
OTPROM Cell
DED
†
0758H
UPROM Cell
DEI
†
0718H
UPROM Cell
PCCB
0218H
Test EPROM
Programming voltages (see Table 15-7 on page 15-16)
0072H, 0073H
Read Only
Signature word
0070H
Read Only
†
These bits program the UPROM cells. Once these bits are programmed, they cannot be erased and
dynamic failure analysis of the device is impossible.
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......