![Intel 8XC196NT Скачать руководство пользователя страница 94](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210094.webp)
4-27
MEMORY PARTITIONS
Instruction fetches from FF2000–FF9FFFH are controlled by the EA# input:
•
If EA# is low, code executes from external memory (page 0FH).
•
If EA# is high, code executes from internal OTPROM (page FFH).
4.5.5
Data Fetches in the 1-Mbyte and 64-Kbyte Modes
Data fetches are the same in the 1-Mbyte and 64-Kbyte modes. The device can access data in any
page. Data accesses to page 00H are nonextended. Data accesses to any other page are extended.
NOTE
This information on data fetches applies only for EP_REG = 00H.
Nonextended instructions can access the register file and peripheral SFRs from any page. Extend-
ed load and store instructions can access these locations from page 00H only; an extended load
or store instruction executing from any other page accesses external memory. For example, if
code is executing from page 05H, the following instructions write to different memory locations:
stb temp, 30H
;writes to address 30H in the register file
estb temp, 30H
;writes to address 050030H in external memory
Memory-mapped SFRs can be accessed from page 00H only.
80C196NT:
Data accesses to the register file (0000–03FFH) and the SFRs (1F00–1FFFH) are directed to the
internal registers. All other data accesses are directed to external memory.
87C196NT:
Data accesses to the register file (0000–03FFH) and the SFRs (1F00–1FFFH) are directed to the
internal registers. Accesses to other locations are directed to external memory, except as noted
below:
Data accesses to FF2000–FF9FFFH depend on the EA# input:
•
If EA# is low, accesses are to external memory (page 0FH).
•
If EA is high, accesses are to the internal OTPROM (page FFH).
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......