![Intel 8XC196NT Скачать руководство пользователя страница 217](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210217.webp)
8XC196NT USER’S MANUAL
9-4
Table 9-1. Slave Port Signals
Port Pin
Slave
Port
Signal
Slave Port
Signal Type
Description
P3.7:0
SLP7:0
I/O
Slave Port Address/Data bus
Slave port address/data bus in multiplexed mode and slave port
data bus in demultiplexed mode. In multiplexed mode, SLP1 is
the source of the internal control signal, SLP_ADDR.
P5.0
SLPALE
I
Slave Port Address Latch Enable
Functions as either a latch enable input to latch the value on
SLP1 (with a multiplexed address/data bus) or as the source of
the internal control signal, SLP_ADDR (with a demultiplexed
address/data bus).
P5.1
SLPCS#
I
Slave Port Chip Select
SLPCS# must be held low to enable slave port operation.
P5.2
SLPWR#
I
Slave Port Write Control Input
This active-low signal is an input to the slave. The rising edge of
SLPWR# latches data on port 3 into the P3_PIN or SLP_CMD
register.
SLPWR# is multiplexed with P5.2, WR#, and WRL#.
P5.3
SLPRD#
I
Slave Port Read Control Input
This active-low signal is an input to the slave. Data from the
P3_REG or SLP_STAT register is valid after the falling edge of
SLPRD#.
P5.4
SLPINT
O
Slave Port Interrupt
This active-high slave port output signal can be used to interrupt
the master processor.
NOTE:
SLPINT is multiplexed with P5.4 and a special test-
mode-entry pin . Because driving this pin low on the ris-
ing edge of RESET# could cause the device to enter a
reserved test mode, this pin should not be used as an
input.
Table 9-2. Slave Port Control and Status Registers
Mnemonic
Address
Description
INT_MASK
0008H
Interrupt Mask
Setting bit 6 enables the output buffer empty (OBE) interrupt; clearing
the bit disables it.
Setting bit 7 enables the input buffer full (IBF) interrupt; clearing the bit
disables it.
INT_MASK1
0013H
Interrupt Mask 1
Setting bit 0 enables the command buffer full (CBF) interrupt; clearing
the bit disables it.
INT_PEND
0009H
Interrupt Pending
Bit 6, when set, indicates a pending output buffer empty (OBE) interrupt.
This bit is set after the master writes to the data input register, P3_PIN.
Bit 7, when set, indicates a pending input buffer full (IBF). This bit is set
after the master reads from the data output register, P3_REG.
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......