![Intel 8XC196NT Скачать руководство пользователя страница 302](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210302.webp)
12-9
MINIMUM HARDWARE CONSIDERATIONS
Figure 12-7 shows the reset-sequence timing. Depending upon when RESET# is brought high,
the CLKOUT signal may become out of phase with the PH1 internal clock. When this occurs, the
clock generator immediately resynchronizes CLKOUT as shown in Case 2.
Figure 12-7. Reset Timing Sequence
The following events will reset the device (see Figure 12-8):
•
an external device pulls the RESET# pin low
•
the CPU issues the reset (RST) instruction
•
the CPU issues an idle/powerdown (IDLPD) instruction with an illegal key operand
•
the watchdog timer (WDT) overflows
•
the oscillator fail detect (OFD) circuitry is enabled and an oscillator failure occurs
The following paragraphs describe each of these reset methods in more detail.
RESET#
Pin
Case 1
CLKOUT
Case 2
CLKOUT
Internal
Reset
ALE
CCB0
CCB1
CCB2
Phases Resynchronized
RD#
AD7:0
Bus parameters defined by CCB0 (ready
control, bus width, and bus-timing
modes) take effect here.
18H
1AH
1CH
80H
20H
20H
20H
20H
†
Strong
†
Strong
†
Strong
0FH Strongly Driven
†
Defaults to an 8-bit bus until the CCBs are loaded. AD15:8 strongly drive address during the CCB fetches.
For 16-bit systems, write 20H to the high byte of CCB0, CCB1, and CCB2 (FF2019H, FF201BH, and FF201DH)
in order to prevent bus contention.
AD15:8
A19:16
7 T
OSC
7 T
OSC
7 T
OSC
9 T
OSC
9 T
OSC
10 T
OSC
= ADV# Selected
9 T
OSC
13 T
OSC
9 T
OSC
7 T
OSC
8 T
OSC
11 T
OSC
A0254-02
Содержание 8XC196NT
Страница 1: ...8XC196NT Microcontroller User s Manual...
Страница 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Страница 22: ...1 Guide to This Manual...
Страница 23: ......
Страница 35: ......
Страница 36: ...2 Architectural Overview...
Страница 37: ......
Страница 49: ......
Страница 50: ...3 Programming Considerations...
Страница 51: ......
Страница 66: ...4 Memory Partitions...
Страница 67: ......
Страница 104: ...5 Standard and PTS Interrupts...
Страница 105: ......
Страница 147: ......
Страница 148: ...6 I O Ports...
Страница 149: ......
Страница 176: ...7 Serial I O SIO Port...
Страница 177: ......
Страница 194: ...8 Synchronous Serial I O SSIO Port...
Страница 195: ......
Страница 211: ......
Страница 212: ...9 Slave Port...
Страница 213: ......
Страница 231: ......
Страница 232: ...10 Event Processor Array EPA...
Страница 233: ......
Страница 270: ...11 Analog to digital Converter...
Страница 271: ......
Страница 291: ......
Страница 292: ...12 Minimum Hardware Considerations...
Страница 293: ......
Страница 306: ...13 Special Operating Modes...
Страница 307: ......
Страница 317: ......
Страница 318: ...14 Interfacing with External Memory...
Страница 319: ......
Страница 362: ...15 Programming the Nonvolatile Memory...
Страница 363: ......
Страница 408: ...A Instruction Set Reference...
Страница 409: ......
Страница 476: ...B Signal Descriptions...
Страница 477: ......
Страница 493: ......
Страница 494: ...C Registers...
Страница 495: ......
Страница 565: ......
Страница 566: ...Glossary...
Страница 567: ......
Страница 580: ...Index...
Страница 581: ......
Страница 597: ......