C-31
INSTRUCTION SET DESCRIPTIONS
NEG
Negate:
NEG
dest
Subtracts the destination operand,
which may be a byte or a word, from 0
and returns the result to the desti-
nation. This forms the two's
complement of the number, effectively
reversing the sign of an integer. If the
operand is zero, its sign is not
changed. Attempting to negate a byte
containing –128 or a word containing –
32,768 causes no change to the
operand and sets OF.
Instruction Operands:
NEG reg
NEG mem
When Source Operand is a Byte:
(dest)
←
FFH – (dest)
(dest)
←
(dest) + 1 (affecting flags)
When Source Operand is a Word:
(dest)
←
FFFFH – (dest)
(dest)
←
(dest) + 1 (affecting flags)
AF
ü
CF
ü
DF –
IF –
OF
ü
PF
ü
SF
ü
TF –
ZF
ü
NOP
No Operation:
NOP
Causes the CPU to do nothing.
Instruction Operands:
none
None
AF –
CF –
DF –
IF –
OF –
PF –
SF –
TF –
ZF –
NOT
Logical Not:
NOT dest
Inverts the bits (forms the one's
complement) of the byte or word
operand.
Instruction Operands:
NOT reg
NOT mem
When Source Operand is a Byte:
(dest)
←
FFH – (dest)
When Source Operand is a Word:
(dest)
←
FFFFH – (dest)
AF –
CF –
DF –
IF –
OF –
PF –
SF –
TF –
ZF –
Table C-4. Instruction Set (Continued)
Name
Description
Operation
Flags
Affected
NOTE: The three symbols used in the Flags Affected column are defined as follows:
– the contents of the flag remain unchanged after the instruction is executed
? the contents of the flag is undefined after the instruction is executed
ü
the flag is updated after the instruction is executed
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......