INSTRUCTION SET OPCODES AND CLOCK CYCLES
D-6
BIT MANIPULATION INSTRUCTIONS (Continued)
TEST= And function to flags, no result
register/memory and register
1 0 0 0 0 1 0 w
mod reg r/m
3/10
immediate data and register/memory
1 1 1 1 0 1 1 w
mod 000 r/m
data
data if w=1
4/10
immediate data and accumulator
1 0 1 0 1 0 0 w
data
data if w=1
3/4
(1)
Shifts/Rotates
register/memory by 1
1 1 0 1 0 0 0 w
mod TTT r/m
2/15
register/memory by CL
1 1 0 1 0 0 1 w
mod TTT r/m
5+n/17+n
register/memory by Count
1 1 0 0 0 0 0 w
mod TTT r/m
count
5+n/17+n
STRING MANIPULATION INSTRUCTIONS
MOVS = Move byte/word
1 0 1 0 0 1 0 w
14
INS = Input byte/word from DX port
0 1 1 0 1 1 0 w
14
OUTS = Output byte/word to DX port
0 1 1 0 1 1 1 w
14
CMPS = Compare byte/word
1 0 1 0 0 1 1 w
22
SCAS = Scan byte/word
1 0 1 0 1 1 1 w
15
LODS = Load byte/word to AL/AX
1 0 1 0 1 1 0 w
12
STOS = Store byte/word from AL/AX
1 0 1 0 1 0 1 w
10
Repeated by count in CX:
MOVS = Move byte/word
1 1 1 1 0 0 1 0
1 0 1 0 0 1 0 w
8+8n
INS = Input byte/word from DX port
1 1 1 1 0 0 1 0
0 1 1 0 1 1 0 w
8-8n
OUTS = Output byte/word to DX port
1 1 1 1 0 0 1 0
0 1 1 0 1 1 1 w
8+8n
CMPS = Compare byte/word
1 1 1 1 0 0 1 z
1 0 1 0 0 1 1 w
5+22n
SCAS = Scan byte/word
1 1 1 1 0 0 1 z
1 0 1 0 1 1 1 w
5+15n
LODS = Load byte/word to AL/AX
1 1 1 1 0 0 1 0
0 1 0 1 0 0 1 w
6+11n
STOS = Store byte/word from AL/AX
1 1 1 1 0 1 0 0
0 1 0 1 0 0 1 w
6+9n
Table D-2. Instruction Set Summary (Continued)
Function
Format
Clocks
Notes
NOTES:
1. Clock cycles are given for 8-bit/16-bit operations.
2. Clock cycles are given for jump not taken/jump taken.
3. Clock cycles are given for interrupt taken/interrupt not taken.
4. If TEST = 0
Shading indicates additions and enhancements to the 8086/8088 instruction set. See Appendix A, “80C186
Instruction Set Additions and Extensions,” for details.
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......