BUS INTERFACE UNIT
3-36
3.6.1 Buffering the Data Bus
The BIU generates two control signals, DEN and DT/R, to control bidirectional buffers or trans-
ceivers. The timing relationship of DEN and DT/R is shown in Figure 3-31. The following con-
ditions require transceivers:
•
The capacitive load on the address/data bus gets too large.
•
The current load on the address/data bus exceeds device specifications.
•
Additional V
OL
and V
OH
drive is required.
•
A memory or I/O device cannot float its outputs in time to prevent bus contention, even at
reset.
Figure 3-31. DEN
and
DT/R
Timing Relationships
The circuit shown in Figure 3-32 illustrates how to use transceivers to buffer the address/data bus.
The connection between the processor and the transceiver is known as the local bus. A connection
between the transceiver and other memory or I/O devices is known as the buffered bus. A fully
buffered system has no devices attached to the local bus. A partially buffered system has devices
on both the local and buffered buses.
DT/R
RD,WR
CLKOUT
T1
T2
T3
T4
DEN
T1
Write Cycle Operation
Read Cycle Operation
A1094-A0
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......