5-19
CLOCK GENERATION AND POWER MANAGEMENT
The first step in determining the proper C
PD
value is startup time characterization for the crystal
oscillator circuit. This step can be done with a storage oscilloscope if you compensate for scope
probe loading effects. Characterize startup over the full range of operating voltages and temper-
atures. The oscillator starts up on the order of a couple of milliseconds. After determining the os-
cillator startup time, refer to “PDTMR Pin Delay Calculation” in the data sheet. Multiply the
startup time (in seconds) by the given constant to get the C
PD
value. Typical values are less than
1µF.
If the design uses an external oscillator instead of a crystal, the external oscillator continues run-
ning during Powerdown mode. Leave the PDTMR pin unconnected and the processor can exit
Powerdown mode immediately.
5.2.3 Power-Save Mode
In addition to Idle and Powerdown modes, Power-Save mode provides another means for reduc-
ing operating current. Power-Save mode enables a programmable clock divider in the clock gen-
eration circuit. This divider operates in addition to the divide-by-two counter (see Figure 5-1 on
page 5-1)
NOTE
Power-Save mode can be used to stretch bus cycles as an alternative to wait
states.
Possible clock divisor settings are 1 (undivided), 4, 8 and 16. The divided frequency feeds the
core, the integrated peripherals and CLKOUT. The processor operates at the divided clock rate
exactly as if the crystal or external oscillator frequency were lower by the same amount. Since
the processor is static, a lower limit clock frequency does not apply.
The advantage of Power-Save mode over Idle and Powerdown modes is that operation of both
the core and the integrated peripherals can continue. However, it may be necessary to reprogram
integrated peripherals such as the Timer Counter Unit and the Refresh Control Unit to compen-
sate for the overall reduced clock rate.
5.2.3.1 Entering Power-Save Mode
The Power-Save Register (Figure 5-14) controls Power-Save mode operation. The lower two bits
select the divisor. When program execution sets the PSEN bit, the processor enters Power-Save
mode. The internal clock frequency changes at the falling edge of T3 of the write to the Power-
Save Register. CLKOUT changes simultaneously and does not glitch. Figure 5-15 illustrates the
change at CLKOUT.
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......