10-5
DIRECT MEMORY ACCESS UNIT
10.1.4.1 Source Synchronization
A typical source-synchronized transfer is shown in Figure 10-3. Most DMA-driven peripherals
deassert their DRQ line only after the DMA transfer has begun. The DRQ signal must be deas-
serted at least four clocks before the end of the DMA transfer (at the T1 state of the deposit phase)
to prevent another DMA cycle from occurring. A source-synchronized transfer provides the
source device at least three clock cycles from the time it is accessed (acknowledged) to deassert
its request line if further transfers are not required.
Figure 10-3. Source-Synchronized Transfers
10.1.4.2 Destination Synchronization
A destination-synchronized transfer differs from a source-synchronized transfer by the addition
of two idle states at the end of the deposit cycle (Figure 10-4). The two idle states extend the DMA
cycle to allow the destination device to deassert its DRQ pin four clocks before the end of the
cycle. If the two idle states were not inserted, the destination device would not be able to deassert
its request in time to prevent another DMA cycle from occurring.
The insertion of two idle states at the end of a destination synchronization transfer has an impor-
tant side effect. A destination-synchronized DMA channel gives up the bus during the idle
states, allowing any other bus master to gain ownership. This includes the CPU, the Refresh
Control Unit, an external bus master or another DMA channel.
T1
T2
T3
T4
CLKOUT
DRQ (Case 1)
T1
T2
T3
T4
DRQ (Case 2)
Fetch Cycle
Deposit Cycle
NOTES:
1. Current source synchronized transfer will not be immediately
followed by another DMA transfer.
2. Current source synchronized transfer will be immediately
followed by another DMA transfer.
2
1
A1188-0A
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......