3-21
BUS INTERFACE UNIT
T
OE
, T
ACC
and T
CE
define the maximum data access requirements for the memory device. These
device parameters must be less than the value calculated in the equation column. An equal to or
greater than result indicates that wait states must be inserted into the bus cycle.
T
DF
determines the maximum time the memory device can float its outputs before the next bus
cycle begins. A T
DF
value greater than the equation result indicates a buffer fight. A buffer fight
means two (or more) devices are driving the bus at the same time. This can lead to short circuit
conditions, resulting in large current spikes and possible device damage.
T
RHAX
cannot be lengthened (other than by slowing the clock rate). To resolve a buffer fight con-
dition, choose a faster device or buffer the AD bus (see “Buffering the Data Bus” on page 3-36).
Figure 3-19. Typical Read Bus Cycle
ALE
S2:0
A19:16
CLKOUT
T1
T2
T3
T4
A18:16 = 0, A19=Valid Status
A15:8
RFSH
Valid
A15:0
[AD7:0]
RD
DT/R
DEN
BHE
Status Valid
Address Valid
Data
Valid
Address
Valid
A1046-0A
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......