CONTENTS
xiv
FIGURES
Figure
Page
9-6
Timer 2 Control Register ..............................................................................................9-9
9-7
Timer Count Registers................................................................................................9-10
9-8
Timer Maxcount Compare Registers..........................................................................9-11
9-9
TxOUT Signal Timing .................................................................................................9-15
10-1
Typical DMA Transfer.................................................................................................10-2
10-2
DMA Request Minimum Response Time ...................................................................10-4
10-3
Source-Synchronized Transfers .................................................................................10-5
10-4
Destination-Synchronized Transfers ..........................................................................10-6
10-5
Two-Channel DMA Module ........................................................................................10-9
10-6
Examples of DMA Priority.........................................................................................10-10
10-7
DMA Source Pointer (High-Order Bits).....................................................................10-11
10-8
DMA Source Pointer (Low-Order Bits) .....................................................................10-12
10-9
DMA Destination Pointer (High-Order Bits) ..............................................................10-13
10-10
DMA Destination Pointer (Low-Order Bits)...............................................................10-14
10-11
DMA Control Register...............................................................................................10-15
10-12
Transfer Count Register ...........................................................................................10-19
11-1
80C187-Supported Data Types..................................................................................11-8
11-2
80C186 Modular Core Family/80C187 System Configuration....................................11-9
11-3
80C187 Configuration with a Partially Buffered Bus.................................................11-12
11-4
80C187 Exception Trapping via Processor Interrupt Pin..........................................11-14
12-1
Entering/Leaving ONCE Mode ...................................................................................12-2
A-1
Formal Definition of ENTER ........................................................................................ A-3
A-2
Variable Access in Nested Procedures ....................................................................... A-4
A-3
Stack Frame for Main at Level 1.................................................................................. A-4
A-4
Stack Frame for Procedure A at Level 2 ..................................................................... A-5
A-5
Stack Frame for Procedure B at Level 3 Called from A............................................... A-6
A-6
Stack Frame for Procedure C at Level 3 Called from B .............................................. A-7
B-1
Input Synchronization Circuit....................................................................................... B-1
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......