10-11
DIRECT MEMORY ACCESS UNIT
Two 16-bit Peripheral Control Block registers define each of the 20-bit pointers. Figures 10.7 and
10.8 show the layout of the DMA Source Pointer address registers, and Figures 10.9 and 10.10
show the layout of the DMA Destination Pointer address registers. The DSA19:16 and
DDA19:16 (high-order address bits) are driven on the bus even if I/O transfers have been pro-
grammed. When performing I/O transfers within the normal 64K I/O space only, the high-order
bits in the pointer registers must be cleared.
Figure 10-7. DMA Source Pointer (High-Order Bits)
Register Name:
DMA Source Address Pointer (High)
Register Mnemonic:
DxSRCH
Register Function:
Contains the upper 4 bits of the DMA Source pointer.
Bit
Mnemonic
Bit Name
Reset
State
Function
DSA19:16
DMA
Source
Address
XXXXH
DSA19:16 are driven on A19:16 during the
fetch phase of a DMA transfer.
NOTE: Reserved register bits are shown with gray shading. Reserved bits must be written
to a logic zero to ensure compatibility with future Intel products.
15
0
D
S
A
1
7
D
S
A
1
8
D
S
A
1
9
D
S
A
1
6
A1185-0A
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......