INSTRUCTION SET DESCRIPTIONS
C-36
RCL
Rotate Through Carry Left:
RCL
dest, count
Rotates the bits in the byte or word
destination operand to the left by the
number of bits specified in the count
operand. The carry flag (CF) is treated
as "part of" the destination operand;
that is, its value is rotated into the low-
order bit of the destination, and itself is
replaced by the high-order bit of the
destination.
Instruction Operands:
RCL reg, n
RCL mem, n
RCL reg, CL
RCL mem, CL
(temp)
←
count
do while (temp)
≠
0
(tmpcf)
←
(CF)
(CF)
←
high-order bit of (dest)
(dest)
←
(dest) × 2 + (tmpcf)
(temp)
←
(temp) – 1
if
count = 1
then
if
high-order bit of (dest)
≠
(CF)
then
(OF)
←
1
else
(OF)
←
0
else
(OF) undefined
AF –
CF
ü
DF –
IF –
OF
ü
PF –
SF –
TF –
ZF –
RCR
Rotate Through Carry Right:
RCR dest, count
Operates exactly like RCL except that
the bits are rotated right instead of left.
Instruction Operands:
RCR reg, n
RCR mem, n
RCR reg, CL
RCR mem, CL
(temp)
←
count
do while (temp)
≠
0
(tmpcf)
←
(CF)
(CF)
←
low-order bit of (dest)
(dest)
←
(dest) / 2
high-order bit of (dest)
←
(tmpcf)
(temp)
←
(temp) – 1
if
count = 1
then
if
high-order bit of (dest)
≠
next-to-high-order bit of (dest)
then
(OF)
←
1
else
(OF)
←
0
else
(OF) undefined
AF –
CF
ü
DF –
IF –
OF
ü
PF –
SF –
TF –
ZF –
Table C-4. Instruction Set (Continued)
Name
Description
Operation
Flags
Affected
NOTE: The three symbols used in the Flags Affected column are defined as follows:
– the contents of the flag remain unchanged after the instruction is executed
? the contents of the flag is undefined after the instruction is executed
ü
the flag is updated after the instruction is executed
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......