INDEX
Index-2
data phase, 3-13
HALT cycle, 3-28–3-35
and chip-selects, 6-5
HALT state, exiting, 3-31–3-35
idle states, 3-18
instruction prefetch, 3-20
interrupt acknowledge (INTA) cycles, 3-6,
3-25–3-26, 8-9
and chip-selects, 6-5
interrupt acknowledge cycles, 8-29
operation, 3-7–3-20
priorities, 3-46–3-47, 7-2
read cycles, 3-20–3-21
refresh cycles, 3-22, 7-4, 7-5
control signals, 7-5, 7-6
during HOLD, 3-43–3-45, 7-12–7-13
wait states, 3-13–3-18
write cycles, 3-22–3-25
See also Data transfers
Bus hold protocol, 3-41–3-46
and CLKOUT, 5-6
and CSU, 6-18
and Idle mode, 5-14
and refresh cycles, 3-43–3-45, 7-12–7-13
and reset, 5-9
latency, 3-42–3-43
Bus Interface Unit (BIU), 2-1, 2-3, 2-11, 3-1–3-47
and DMA, 10-8
and DRAM refresh requests, 7-4
and TCU, 9-1
buffering the data bus, 3-36–3-38
modifying interface, 3-35–3-38, 3-38
relationship to RCU, 7-1
synchronizing software and hardware events,
3-38–3-39
using a locked bus, 3-39–3-40
using multiple bus masters, 3-41–3-46
using the queue status signals, 3-40–3-41
BX register, 2-1, 2-5, 2-30
C
Carry Flag (CF), 2-7, 2-9
Chip-Select Unit (CSU), 6-1
and DMA, 10-8
and DMA acknowledge signal, 10-22
and HALT bus cycles, 3-28
and READY, 6-15–6-16
and wait states, 6-15–6-16
block diagram, 6-3
bus cycle decoding, 6-17
examples, 6-18–6-22
features and benefits, 6-1
functional overview, 6-2–6-5
programming, 6-6–6-17
registers, 6-6–6-12
system diagram, 6-19
See also Chip selects
Chip-selects
activating, 6-5
and 80C187 interface, 6-17, 11-11
and bus hold protocol, 6-18
and DMA acknowledge signal, 10-22
and DRAM controllers, 7-1
and reserved I/O locations, 6-17
initializing, 6-6–6-18
methods for generating, 6-1
overlapping, 6-16–6-17
programming considerations, 6-17
start address, 6-17
timing, 6-4
CL register, 2-5, 2-21, 2-22
CLKOUT
and bus hold, 5-6
and power management modes, 5-6
and reset, 5-6
Clock divider, 5-19
control register, 5-20
Clock generator, 5-6–5-10
and system reset, 5-6–5-7
output, 5-6
synchronizing CLKOUT and RESOUT, 5-6–
5-7
Clock sources, TCU, 9-12
Code (programs)‚ See Software
Code segment, 2-5
CompuServe forums, 1-6
Counters‚ See Timer Counter Unit (TCU)
CPU, block diagram, 2-2
Crystal‚See Oscillator
CS register, 2-1, 2-5, 2-6, 2-13, 2-23, 2-39, 2-41
Customer service, 1-4
CX register, 2-1, 2-5, 2-23, 2-25, 2-26
Содержание 80C186EA
Страница 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Страница 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Страница 19: ......
Страница 20: ...1 Introduction...
Страница 21: ......
Страница 28: ...2 Overview of the 80C186 Family Architecture...
Страница 29: ......
Страница 79: ......
Страница 80: ...3 Bus Interface Unit...
Страница 81: ......
Страница 129: ......
Страница 130: ...4 Peripheral Control Block...
Страница 131: ......
Страница 139: ......
Страница 140: ...5 ClockGenerationand Power Management...
Страница 141: ......
Страница 165: ......
Страница 166: ...6 Chip Select Unit...
Страница 167: ......
Страница 190: ...7 Refresh Control Unit...
Страница 191: ......
Страница 205: ......
Страница 206: ...8 Interrupt Control Unit...
Страница 207: ......
Страница 239: ...INTERRUPT CONTROL UNIT 8 32...
Страница 240: ...9 Timer Counter Unit...
Страница 241: ......
Страница 265: ......
Страница 266: ...10 Direct Memory Access Unit...
Страница 267: ......
Страница 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Страница 296: ...11 Math Coprocessing...
Страница 297: ......
Страница 314: ...12 ONCE Mode...
Страница 315: ......
Страница 318: ...A 80C186 Instruction Set Additions and Extensions...
Страница 319: ......
Страница 330: ...B Input Synchronization...
Страница 331: ......
Страница 334: ...C Instruction Set Descriptions...
Страница 335: ......
Страница 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Страница 384: ...D Instruction Set Opcodes and Clock Cycles...
Страница 385: ......
Страница 408: ...Index...
Страница 409: ......