617
A.2.49
Refresh Timer Constant Register (RTCOR)
BSC
•
Start Address: H'5FFFFB2
•
Bus Width: 8/16/32 (read), 16 (write)
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
—
—
—
—
—
—
—
—
Initial value:
0
0
0
0
0
0
0
0
R/W:
—
—
—
—
—
—
—
—
Bit:
7
6
5
4
32
1
0
Bit name:
Initial value:
1
1
1
1
1
1
1
1
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table A.50 RTCOR Bit Functions
Bit
Bit Name
Description
7–0
(Compare match cycle)
Set with compare match cycle
A.2.50
Timer Control/Status Register (TCSR)
WDT
•
Start Address: H'5FFFFB8
•
Bus Width: 8 (read), 16 (write)
Register Overview:
Bit:
7
6
5
4
32
1
0
Bit name:
OVF
WT/
IT
TME
—
—
CKS2
CKS1
CKS0
Initial value:
0
0
0
1
1
0
0
0
R/W:
R/(W)
*
R/W
R/W
—
—
R/W
R/W
R/W
Note:
*
Only 0 can be written, to clear the flag.
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...