29
Table 2.9
Instruction Formats (cont)
Instruction Format
Source Operand
Destination
Operand
Example
nm format
mmmm
: Register
direct
nnnn
: Register
direct
ADD Rm,Rn
nnnn
xxxx
xxxx
15
0
mmmm
mmmm
: Register
direct
nnnn
: Register
indirect
MOV.L Rm,@Rn
mmmm
: Register
indirect with post-
increment (multiply-
and-accumulate)
nnnn
: Register
indirect with post-
increment (multiply-
and-accumulate)
*
MACH, MACL
MAC.W
@Rm+,@Rn+
mmmm
: Register
indirect with
post-increment
nnnn
: Register
direct
MOV.L @Rm+,Rn
mmmm
: Register
direct
nnnn
: Register
indirect with
pre-decrement
MOV.L Rm,@-Rn
mmmm
: Register
direct
nnnn
: Indexed
register indirect
MOV.L
Rm,@(R0,Rn)
md format
xxxx
dddd
15
0
mmmm
xxxx
mmmmdddd
: Register
indirect with
displacement
R0 (Register
direct)
MOV.B
@(disp,Rn),R0
nd4 format
xxxx
xxxx
dddd
15
0
nnnn
R0 (Register direct)
nnnndddd
:
Register indirect
with displacement
MOV.B
R0,@(disp,Rn)
nmd format
nnnn
xxxx
dddd
15
0
mmmm
mmmm
: Register
direct
nnnndddd
:
Register indirect
with displacement
MOV.L
Rm,@(disp,Rn)
mmmmdddd
: Register
indirect with
displacement
nnnn
: Register
direct
MOV.L
@(disp,Rm),Rn
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...