
139
T1
CK
A21–A0
CSn
RD
AD15–AD0
WRH
,
WRL
AD15–AD0
Read
Write
WAIT
Tw (wait state)
T2
Figure 8.13 Wait State Timing for External Memory Space Access (2 States Plus Wait
States from
WAIT
Signal)
Areas 0, 2, and 6 have long wait functions. When the corresponding bits in WCR1 and WCR2 are
cleared to 0, the access cycle is 1 state plus the number of long wait states (set in WCR3,
selectable between 1 and 4) and the
WAIT
pin input signal is not sampled. When the bits are set to
1, the
WAIT
signal is sampled and the number of states is 1 plus the number of long wait states
plus the number of wait states set by the
WAIT
signal. The
WAIT
signal is sampled at the rise of
the system clock (CK) directly preceding the last long wait state and the wait states are inserted as
long as the level is low. When a high level is detected, it shifts to the final long wait state. Figure
8.14 shows the wait state timing when accessing the external memory spaces of areas 0, 2, and 6.
Содержание HD6417032
Страница 21: ......
Страница 35: ...xiv ...
Страница 85: ...50 ...
Страница 101: ...66 ...
Страница 129: ...94 ...
Страница 135: ...100 ...
Страница 343: ...308 ...
Страница 369: ...334 ...
Страница 383: ...348 ...
Страница 475: ...440 ...
Страница 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Страница 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Страница 689: ...654 ...